电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335A-BXXXXX-GMR

产品描述Processor Specific Clock Generator, 350MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小359KB,共46页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 选型对比 全文预览

SI5335A-BXXXXX-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335A-BXXXXX-GMR - - 点击查看 点击购买

SI5335A-BXXXXX-GMR概述

Processor Specific Clock Generator, 350MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24

SI5335A-BXXXXX-GMR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
零件包装代码QFN
包装说明HVQCCN,
针数24
Reach Compliance Codeunknown
ECCN代码EAR99
其他特性CAN ALSO OPERATES AT 2.5V AND 3.3V SUPPLY
JESD-30 代码S-XQCC-N24
JESD-609代码e4
长度4 mm
湿度敏感等级3
端子数量24
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率350 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度)260
主时钟/晶体标称频率350 MHz
座面最大高度0.9 mm
最大供电电压1.98 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层GOLD
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度4 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches1

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
CLK0A
CLK0B
VDD
VDDO0
20
RSVD_GND
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable,
pin-selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External crystal: 25 or 27 MHz

CMOS input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
Independently configurable outputs
support any frequency or format:

LVPECL/LVDS/CML: 1 to 350 MHz

HCSL: 1 to 250 MHz

CMOS: 1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe-compliant spread spectrum
clocking (SSC):

100 MHz

0.5% down spread

31.5 kHz modulation rate
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):

45 mA (PLL mode)

12 mA (Buffer mode)
Wide temperature range: –40 to
+85 °C
Ordering Information:
See page 41.
Pin Assignments
Top View
24
23
22
21
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
P5
5
GND
GND
Pad
Applications
Ethernet switch/router
PCI Express 3.0/2.1/1.1
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P6
6
7
8
9
10
11
12
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four
completely non-integer-related frequencies up to 350 MHz. The device has four
banks of outputs with each bank supporting one differential pair or two single-ended
outputs. Using Silicon Laboratories' patented MultiSynth fractional divider
technology, all outputs are guaranteed to have 0 ppm frequency synthesis error
regardless of configuration, enabling the replacement of multiple clock ICs and
crystal oscillators with a single device. The Si5335 supports up to three independent,
pin-selectable device configurations, enabling one device to replace three separate
clock generators or buffer ICs. To ease system design, up to five user-assignable
and pin-selectable control pins are provided, supporting PCIe-compliant spread
spectrum control, master and/or individual output enables, frequency plan selection,
and device reset. Two selectable PLL loop bandwidths support jitter attenuation in
applications, such as PCIe and DSL. Through its flexible ClockBuilder™
(www.silabs.com/ClockBuilder) web configuration utility, factory-customized, pin-
controlled devices are available in two weeks without minimum order quantity
restrictions.
Rev. 1.2 1/13
Copyright © 2013 by Silicon Laboratories
VDDO3
VDD
CLK3B
CLK3A
LOS
P1
P2
Si5335

SI5335A-BXXXXX-GMR相似产品对比

SI5335A-BXXXXX-GMR SI5335A-BXXXXX-GM SI5335D-BXXXXX-GMR SI5335C-BXXXXX-GM SI5335B-BXXXXX-GM
描述 Processor Specific Clock Generator, 350MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24 Processor Specific Clock Generator, 350MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24 Processor Specific Clock Generator, 250MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24 Processor Specific Clock Generator, 350MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24 Processor Specific Clock Generator, 250MHz, CMOS, 4 X 4 MM, ROHS COMPLIANT, MO-220VGGD-8, QFN-24
是否无铅 不含铅 不含铅 不含铅 不含铅 不含铅
是否Rohs认证 符合 符合 符合 符合 符合
零件包装代码 QFN QFN QFN QFN QFN
包装说明 HVQCCN, HVQCCN, HVQCCN, HVQCCN, HVQCCN,
针数 24 24 24 24 24
Reach Compliance Code unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99
其他特性 CAN ALSO OPERATES AT 2.5V AND 3.3V SUPPLY CAN ALSO OPERATES AT 2.5V AND 3.3V SUPPLY CAN ALSO OPERATES AT 2.5V AND 3.3V SUPPLY CAN ALSO OPERATES AT 2.5V AND 3.3V SUPPLY CAN ALSO OPERATES AT 2.5V AND 3.3V SUPPLY
JESD-30 代码 S-XQCC-N24 S-XQCC-N24 S-XQCC-N24 S-XQCC-N24 S-XQCC-N24
JESD-609代码 e4 e4 e4 e4 e4
长度 4 mm 4 mm 4 mm 4 mm 4 mm
湿度敏感等级 3 3 3 3 3
端子数量 24 24 24 24 24
最高工作温度 85 °C 85 °C 85 °C 85 °C 85 °C
最低工作温度 -40 °C -40 °C -40 °C -40 °C -40 °C
最大输出时钟频率 350 MHz 350 MHz 250 MHz 350 MHz 250 MHz
封装主体材料 UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED UNSPECIFIED
封装代码 HVQCCN HVQCCN HVQCCN HVQCCN HVQCCN
封装形状 SQUARE SQUARE SQUARE SQUARE SQUARE
封装形式 CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度) 260 260 260 260 260
主时钟/晶体标称频率 350 MHz 350 MHz 200 MHz 350 MHz 200 MHz
座面最大高度 0.9 mm 0.9 mm 0.9 mm 0.9 mm 0.9 mm
最大供电电压 1.98 V 1.98 V 1.98 V 1.98 V 1.98 V
最小供电电压 1.71 V 1.71 V 1.71 V 1.71 V 1.71 V
标称供电电压 1.8 V 1.8 V 1.8 V 1.8 V 1.8 V
表面贴装 YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
端子面层 GOLD GOLD GOLD GOLD GOLD
端子形式 NO LEAD NO LEAD NO LEAD NO LEAD NO LEAD
端子节距 0.5 mm 0.5 mm 0.5 mm 0.5 mm 0.5 mm
端子位置 QUAD QUAD QUAD QUAD QUAD
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
宽度 4 mm 4 mm 4 mm 4 mm 4 mm
uPs/uCs/外围集成电路类型 CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC CLOCK GENERATOR, PROCESSOR SPECIFIC
厂商名称 - - Silicon Laboratories Inc Silicon Laboratories Inc Silicon Laboratories Inc
帮忙推荐一个12V输入LED的恒流IC 30W 以上的,降压的
是一个12V铅蓄电池接入,所以要求效率要高一些的,体积也不大,所以散热是个问题,不要太高温的,主要是要稳定可靠. 灯板已经有现货,灯板是100颗 3.7V./0.25W的灯珠,我找芯片好久了.希望各位能推一 ......
淡泊2016 电源技术
新手设计PCB注意事项
1. 单面焊盘: 不要用填充块来充当表面贴装元件的焊盘,应该用单面焊盘,通常情况下单面焊盘不钻孔,所以应将孔径设置为0。 2. 过孔与焊盘: 过孔不要用焊盘代替,反之亦然。 3. 文 ......
ohahaha PCB设计
【EEWORLD第三十三届】2011年12月社区明星人物揭晓!
感谢大家为论坛的辛苦付出,在这里评出一些12月份奉献比较突出的朋友!12月优秀版主 论坛ID 所负责版块 获奖理由 所获奖品 辛昕 【编程基础】 积极帮助网友解决问题有效管理版块 ......
EEWORLD社区 为我们提建议&公告
dsPIC辅助进位标志是怎么回事
dsPIC辅助进位标志是怎么回事? 我第7位像第8位进位DC也不置位啊,比如说CC80+FFC0,执行后DC=0 还有的时候没进位倒是置位了,比如CP0 W0时,DC总置位 这是怎么回事...
kenan6615 Microchip MCU
EEWORLD大学堂----TI 直播回放 - 毫米波雷达的应用无处不在
TI 直播回放 - 毫米波雷达的应用无处不在:https://training.eeworld.com.cn/course/4510...
hi5 聊聊、笑笑、闹闹
atmega16的中断问题
AVR进入低级中断运行程序后,如果较高级的中断触发,是不是会立即跳出低级中断运行高级中断?...
跃起 Microchip MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1309  2485  626  449  1971  56  7  48  57  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved