电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5344H-D-GM

产品描述HI FREQ LO JITR ATTEN CLK W OSC
产品类别半导体    模拟混合信号IC   
文件大小1MB,共56页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 选型对比 全文预览

SI5344H-D-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5344H-D-GM - - 点击查看 点击购买

SI5344H-D-GM概述

HI FREQ LO JITR ATTEN CLK W OSC

SI5344H-D-GM规格参数

参数名称属性值
安装类型表面贴装
封装/外壳44-VFQFN 裸露焊盘
供应商器件封装44-QFN(7x7)

文档预览

下载PDF文档
Si5344H/42H Rev D
H
I G H
-F
R E Q U E N C Y
, U
LTRA
-L
O W
J
I T T E R
A
T T E N U A T O R
C
L O C K
W I T H
D
IG ITA LLY
- C
O N T R O L L E D
O
S C I L L A T O R
Features
High-speed outputs generate an
ultra-low jitter output up to 2.75 GHz
Up to four Multi-Synth outputs
generate any frequency up to
717.5 MHz
Input frequency range:

8 kHz to 750 MHz
Maximum Output frequency:

High-Frequency Mode: 2.75 GHz

MultiSynth Mode: 717.5 MHz
Jitter performance:
High Frequency Mode:
<50 fs typ (1 MHz–40 MHz)
MultiSynth Mode:
<150 fs typ (12 kHz–20 MHz)
Programmable jitter attenuation
bandwidth: 10 Hz to 4 kHz
Highly configurable outputs
compatible with LVDS, LVPECL,
LVCMOS, CML, and HCSL with
programmable voltage swing and
common mode

LVPECL-only in High Frequency
Mode
Status monitoring (LOS, OOF, LOL)
Hitless input clock switching:
automatic or manual
Automatic free-run and holdover
modes
Glitchless on the fly output
frequency changes
Locks to gapped clock inputs
DCO mode: as low as 0.001 ppb
steps.
Core voltage

V
DD
: 1.8 V ±5%

V
DDA
:
3.3 V ±5%
Independent output supply pins:
3.3 V, 2.5 V, or 1.8 V
Serial interface: I
2
C or SPI
In-circuit programmable with
non-volatile OTP memory
ClockBuilder Pro
TM
software
simplifies device configuration
Si5342H: 2 input, 2 output, QFN44
Si5344H, 2 input, 4 output, QFN44
Temperature range: –40 to +85 °C
Pb-free, RoHS-6 compliant
Ordering Information:
See Section 7.
Pin Assignments
Si5342H 44QFN
Top View
I2C_SEL
RSVD_GND
VDDS
34
NC
VDD
IN0
IN0
NC
VDD
NC
36
44
43
42
41
40
39
38
37
IN1
IN1
IN_SEL0
X1
XA
XB
X2
VDDA
35
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
33
32
31
30
INTR
VDD
LOS1
LOS0
VDDS
LOS_XAXB
LOL
VDDS
OUT1
OUT1
VDDO1
Applications
GND
Pad
29
28
27
26
25
24
23
100G/200G/400G Optical
Transceivers
Wireless base-stations
VDDA
NC
NC
OUT0
VDD
OE
SDA/SDIO
A1/SDO
A0/CS
RST
OE
SDA/SDIO
A1/SDO
A0/CS
Rev. 1.0 9/16
Copyright © 2016 by Silicon Laboratories
VDDO0
OUT0
SCLK
OUT0
VDD
RST
NC
This specialized jitter attenuating clock multiplier combines fourth-generation
DSPLL with ultra-low phase jitter and MultiSynth™ technologies to enable high
data rate coherent optical transceiver design. Up to four outputs can be assigned
to High Frequency Mode capable of up to 2.75 GHz at 50 fs-rms typical phase
jitter (1 MHz-40 MHz). Each output may also be configured as MultiSynth Mode
any-frequency outputs when added frequency flexibility is required, such as
clocking Forward Error Correction (FEC) while still delivering <150 fs-rms typical
phase jitter (12 kHz-20 MHz). The Si5344H and Si5342H also feature DCO-
control with as low as 0.001 ppb step control and locks to gapped clock inputs.
These devices are programmable via a serial interface with in-circuit
programmable non-volatile memory (NVM) so that they always power up with a
known frequency configuration. The loop filter is fully integrated on-chip
eliminating the risk of potential noise coupling associated with discrete solutions.
Programming the Si5342H/44H is made easy with Silicon Labs’
ClockBuilderPro
software. Factory preprogrammed devices are also available.
Si5344H 44QFN
Top View
I2C_SEL
IN_SEL1
VDDO3
34
VDDO0
OUT0
SCLK
Description
OUT3
36
44
43
42
41
40
39
38
37
IN1
IN1
IN_SEL0
XGND
XA
XB
XGND
VDDA
VDDA
NC
NC
35
OUT3
NC
VDD
IN0
IN0
NC
VDD
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
33
32
31
30
INTR
VDD
OUT2
OUT2
VDDO2
LOS_XAXB
LOL
VDDS
OUT1
OUT1
VDDO1
GND
Pad
29
28
27
26
25
24
23
Si5344H/42H

SI5344H-D-GM相似产品对比

SI5344H-D-GM SI5342H-D-GM SI5342H-D04990-GM SI5344H-D05851-GM SI5344H-EVB SI5344H-D-GMR SI5344H-D05851-GMR SI5342H-D-GMR SI5342H-D04990-GMR
描述 HI FREQ LO JITR ATTEN CLK W OSC Processor Specific Clock Generator, 2750MHz, CMOS, QFN-44 100G/400G COHERENT OPTICS CLOCK, 100G/400G COHERENT OPTICS CLOCK, EVAL BOARD SI5344H/SI5342H IC BASE/BLANK PROTOTYPE 44QFN 100G/400G COHERENT OPTICS CLOCK, IC BASE/BLANK PROTOTYPE 44QFN 100G/400G COHERENT OPTICS CLOCK,
如何在文件过滤驱动中启动一个应用层进程?
如何在文件过滤驱动中启动一个应用层进程? 在检测到指定的应用层进程被关闭后,如何文件过滤驱动中启动这个应用层的进程?...
longyiquan 嵌入式系统
DT9205是不是一个基本的系列分类?
我手头的表是DT9205,杂牌。我见过一些别的杂牌也有DT9205这个型号。包括比较著名的胜利表,也有9205,只是它写的是VC9205.于是乎,我心想,也许这是一个基本的系列号?可当我开始搜索时,我发 ......
辛昕 测试/测量
evc4.0的sdk设置
开始用PB自己制作的SDK并编写完程序,现在换了arm板子,需要装Microsoft Pocket PC 2003 SDK.msi这个SDK重新编译程序才能在板子上跑。现在安装了Microsoft Pocket PC 2003 SDK.msi。 windows c ......
clnemo 嵌入式系统
zigbee串口回调函数
想问一下zigbee的串口回调函数式自动调用的吗,我想让协调器接收串口发来的数据,是不是只要在回调函数中读取(HalUARTRead)就行了210381...
c山水 无线连接
74系列芯片
这是我收藏的74系列数据手册,几乎包含我们经常用到的所有芯片,非常全面,值得收藏!! 常用74系列标准数字电路的中文名称资料 7400 TTL四2输入端四与非门 7401 TTL 集电极开路2输入端四与 ......
wscsyyych 模拟电子
请教关于cc2530芯片的两个问题
请教大侠两个问题: 1.cc2530里面的8051单片机,数据手册里面写的是14位ad采样精度,但是我用单片机才回来的数据,怎么只有12位的精度,如果按照14位算的话正好相差4倍,我的配置检查了几遍 ......
assassin 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1089  1164  1494  631  731  6  58  39  55  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved