电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5344H-D05851-GMR

产品描述100G/400G COHERENT OPTICS CLOCK,
产品类别半导体    模拟混合信号IC   
文件大小1MB,共56页
制造商Silicon Laboratories Inc
下载文档 选型对比 全文预览

SI5344H-D05851-GMR在线购买

供应商 器件名称 价格 最低购买 库存  
SI5344H-D05851-GMR - - 点击查看 点击购买

SI5344H-D05851-GMR概述

100G/400G COHERENT OPTICS CLOCK,

文档预览

下载PDF文档
Si5344H/42H Rev D
H
I G H
-F
R E Q U E N C Y
, U
LTRA
-L
O W
J
I T T E R
A
T T E N U A T O R
C
L O C K
W I T H
D
IG ITA LLY
- C
O N T R O L L E D
O
S C I L L A T O R
Features
High-speed outputs generate an
ultra-low jitter output up to 2.75 GHz
Up to four Multi-Synth outputs
generate any frequency up to
717.5 MHz
Input frequency range:

8 kHz to 750 MHz
Maximum Output frequency:

High-Frequency Mode: 2.75 GHz

MultiSynth Mode: 717.5 MHz
Jitter performance:
High Frequency Mode:
<50 fs typ (1 MHz–40 MHz)
MultiSynth Mode:
<150 fs typ (12 kHz–20 MHz)
Programmable jitter attenuation
bandwidth: 10 Hz to 4 kHz
Highly configurable outputs
compatible with LVDS, LVPECL,
LVCMOS, CML, and HCSL with
programmable voltage swing and
common mode

LVPECL-only in High Frequency
Mode
Status monitoring (LOS, OOF, LOL)
Hitless input clock switching:
automatic or manual
Automatic free-run and holdover
modes
Glitchless on the fly output
frequency changes
Locks to gapped clock inputs
DCO mode: as low as 0.001 ppb
steps.
Core voltage

V
DD
: 1.8 V ±5%

V
DDA
:
3.3 V ±5%
Independent output supply pins:
3.3 V, 2.5 V, or 1.8 V
Serial interface: I
2
C or SPI
In-circuit programmable with
non-volatile OTP memory
ClockBuilder Pro
TM
software
simplifies device configuration
Si5342H: 2 input, 2 output, QFN44
Si5344H, 2 input, 4 output, QFN44
Temperature range: –40 to +85 °C
Pb-free, RoHS-6 compliant
Ordering Information:
See Section 7.
Pin Assignments
Si5342H 44QFN
Top View
I2C_SEL
RSVD_GND
VDDS
34
NC
VDD
IN0
IN0
NC
VDD
NC
36
44
43
42
41
40
39
38
37
IN1
IN1
IN_SEL0
X1
XA
XB
X2
VDDA
35
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
33
32
31
30
INTR
VDD
LOS1
LOS0
VDDS
LOS_XAXB
LOL
VDDS
OUT1
OUT1
VDDO1
Applications
GND
Pad
29
28
27
26
25
24
23
100G/200G/400G Optical
Transceivers
Wireless base-stations
VDDA
NC
NC
OUT0
VDD
OE
SDA/SDIO
A1/SDO
A0/CS
RST
OE
SDA/SDIO
A1/SDO
A0/CS
Rev. 1.0 9/16
Copyright © 2016 by Silicon Laboratories
VDDO0
OUT0
SCLK
OUT0
VDD
RST
NC
This specialized jitter attenuating clock multiplier combines fourth-generation
DSPLL with ultra-low phase jitter and MultiSynth™ technologies to enable high
data rate coherent optical transceiver design. Up to four outputs can be assigned
to High Frequency Mode capable of up to 2.75 GHz at 50 fs-rms typical phase
jitter (1 MHz-40 MHz). Each output may also be configured as MultiSynth Mode
any-frequency outputs when added frequency flexibility is required, such as
clocking Forward Error Correction (FEC) while still delivering <150 fs-rms typical
phase jitter (12 kHz-20 MHz). The Si5344H and Si5342H also feature DCO-
control with as low as 0.001 ppb step control and locks to gapped clock inputs.
These devices are programmable via a serial interface with in-circuit
programmable non-volatile memory (NVM) so that they always power up with a
known frequency configuration. The loop filter is fully integrated on-chip
eliminating the risk of potential noise coupling associated with discrete solutions.
Programming the Si5342H/44H is made easy with Silicon Labs’
ClockBuilderPro
software. Factory preprogrammed devices are also available.
Si5344H 44QFN
Top View
I2C_SEL
IN_SEL1
VDDO3
34
VDDO0
OUT0
SCLK
Description
OUT3
36
44
43
42
41
40
39
38
37
IN1
IN1
IN_SEL0
XGND
XA
XB
XGND
VDDA
VDDA
NC
NC
35
OUT3
NC
VDD
IN0
IN0
NC
VDD
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
33
32
31
30
INTR
VDD
OUT2
OUT2
VDDO2
LOS_XAXB
LOL
VDDS
OUT1
OUT1
VDDO1
GND
Pad
29
28
27
26
25
24
23
Si5344H/42H

SI5344H-D05851-GMR相似产品对比

SI5344H-D05851-GMR SI5342H-D-GM SI5342H-D04990-GM SI5344H-D-GM SI5344H-D05851-GM SI5344H-EVB SI5344H-D-GMR SI5342H-D-GMR SI5342H-D04990-GMR
描述 100G/400G COHERENT OPTICS CLOCK, Processor Specific Clock Generator, 2750MHz, CMOS, QFN-44 100G/400G COHERENT OPTICS CLOCK, HI FREQ LO JITR ATTEN CLK W OSC 100G/400G COHERENT OPTICS CLOCK, EVAL BOARD SI5344H/SI5342H IC BASE/BLANK PROTOTYPE 44QFN IC BASE/BLANK PROTOTYPE 44QFN 100G/400G COHERENT OPTICS CLOCK,
[运算放大器参数解析与LTspice应用仿真] 来吧LTspice|算清放大器电路噪声RMS值的...
开篇的话: 《运算放大器参数解析与LTspice应用仿真》一书历时半年多完成撰写,目前出版准备工作也有序展开。该书的写作初衷是为模拟电子工程师在放大器设计和使用中,提供有效的指导与帮 ......
人为现象 模拟电子
MC3486/MC3487使用问题
近日小弟准备用两组MC3486/MC3487实现数据通讯,但不知道MC3486/3487该怎么使用,接口电路怎么画?是否需要进行阻抗匹配?是否需要光藕隔离? 还望各位大哥小弟们赐教.谢谢~~~~~...
hellomcu 嵌入式系统
关于ise 烧写cpld
本人小白一个 想问问关于cpld 用ise烧写的问题 用的是xilinx X2c128 看见资料fpga上面都是先创建一个prom在进行烧写 但是cpld一般有flash 掉电之后程序并没有被查除 想问问如果烧写cpld的时候 ......
bbskate FPGA/CPLD
80后依然是青年,大家青年节快乐!
今天就是五·四青年节了,祝大家青年节快乐! 对于青年节,大家可能还像平时一样该上班的上班该学习的学习,可是你知道国家对青年的定义是几岁到几岁吗? 快算算你还是不是青年了{:1_133:} 2 ......
eric_wang 聊聊、笑笑、闹闹
usb键盘老是要拔掉重插
最近买了个usb接口键盘,老是要重插才能用,按照网上所说把设备管理-》usb room hub-》电源管理-》允许计算机关闭设别以节约电源停掉了。好像也不是qq冲突问题,在qq目录中找不到网上所说的 ......
wangdong_wind 嵌入式系统
手机越用越卡是系统不行,还是原厂太黑
本帖最后由 通宵敲代码 于 2018-4-25 18:46 编辑 一下测试数据来自本人15年的红米Note2全网通高配版,刚刷完原厂稳定版,除了必要的APP, 其余全部卸载之后。 352704 352706 ......
通宵敲代码 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1140  2731  2902  732  2759  48  22  47  26  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved