电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5342H-D-GM

产品描述Processor Specific Clock Generator, 2750MHz, CMOS, QFN-44
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小1MB,共56页
制造商Silicon Laboratories Inc
标准  
下载文档 详细参数 选型对比 全文预览

SI5342H-D-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5342H-D-GM - - 点击查看 点击购买

SI5342H-D-GM概述

Processor Specific Clock Generator, 2750MHz, CMOS, QFN-44

SI5342H-D-GM规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
Objectid8207139856
包装说明QFN-44
Reach Compliance Codecompliant
ECCN代码EAR99
Samacsys ManufacturerSilicon Labs
Samacsys Modified On2021-05-20 12:59:41
其他特性ALSO REQUIRES 3.3V SUPPLY
JESD-30 代码S-XQCC-N44
长度7 mm
端子数量44
最高工作温度85 °C
最低工作温度-40 °C
最大输出时钟频率2750 MHz
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
主时钟/晶体标称频率54 MHz
座面最大高度0.9 mm
最大供电电压1.89 V
最小供电电压1.71 V
标称供电电压1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
宽度7 mm
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC

文档预览

下载PDF文档
Si5344H/42H Rev D
H
I G H
-F
R E Q U E N C Y
, U
LTRA
-L
O W
J
I T T E R
A
T T E N U A T O R
C
L O C K
W I T H
D
IG ITA LLY
- C
O N T R O L L E D
O
S C I L L A T O R
Features
High-speed outputs generate an
ultra-low jitter output up to 2.75 GHz
Up to four Multi-Synth outputs
generate any frequency up to
717.5 MHz
Input frequency range:

8 kHz to 750 MHz
Maximum Output frequency:

High-Frequency Mode: 2.75 GHz

MultiSynth Mode: 717.5 MHz
Jitter performance:
High Frequency Mode:
<50 fs typ (1 MHz–40 MHz)
MultiSynth Mode:
<150 fs typ (12 kHz–20 MHz)
Programmable jitter attenuation
bandwidth: 10 Hz to 4 kHz
Highly configurable outputs
compatible with LVDS, LVPECL,
LVCMOS, CML, and HCSL with
programmable voltage swing and
common mode

LVPECL-only in High Frequency
Mode
Status monitoring (LOS, OOF, LOL)
Hitless input clock switching:
automatic or manual
Automatic free-run and holdover
modes
Glitchless on the fly output
frequency changes
Locks to gapped clock inputs
DCO mode: as low as 0.001 ppb
steps.
Core voltage

V
DD
: 1.8 V ±5%

V
DDA
:
3.3 V ±5%
Independent output supply pins:
3.3 V, 2.5 V, or 1.8 V
Serial interface: I
2
C or SPI
In-circuit programmable with
non-volatile OTP memory
ClockBuilder Pro
TM
software
simplifies device configuration
Si5342H: 2 input, 2 output, QFN44
Si5344H, 2 input, 4 output, QFN44
Temperature range: –40 to +85 °C
Pb-free, RoHS-6 compliant
Ordering Information:
See Section 7.
Pin Assignments
Si5342H 44QFN
Top View
I2C_SEL
RSVD_GND
VDDS
34
NC
VDD
IN0
IN0
NC
VDD
NC
36
44
43
42
41
40
39
38
37
IN1
IN1
IN_SEL0
X1
XA
XB
X2
VDDA
35
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
33
32
31
30
INTR
VDD
LOS1
LOS0
VDDS
LOS_XAXB
LOL
VDDS
OUT1
OUT1
VDDO1
Applications
GND
Pad
29
28
27
26
25
24
23
100G/200G/400G Optical
Transceivers
Wireless base-stations
VDDA
NC
NC
OUT0
VDD
OE
SDA/SDIO
A1/SDO
A0/CS
RST
OE
SDA/SDIO
A1/SDO
A0/CS
Rev. 1.0 9/16
Copyright © 2016 by Silicon Laboratories
VDDO0
OUT0
SCLK
OUT0
VDD
RST
NC
This specialized jitter attenuating clock multiplier combines fourth-generation
DSPLL with ultra-low phase jitter and MultiSynth™ technologies to enable high
data rate coherent optical transceiver design. Up to four outputs can be assigned
to High Frequency Mode capable of up to 2.75 GHz at 50 fs-rms typical phase
jitter (1 MHz-40 MHz). Each output may also be configured as MultiSynth Mode
any-frequency outputs when added frequency flexibility is required, such as
clocking Forward Error Correction (FEC) while still delivering <150 fs-rms typical
phase jitter (12 kHz-20 MHz). The Si5344H and Si5342H also feature DCO-
control with as low as 0.001 ppb step control and locks to gapped clock inputs.
These devices are programmable via a serial interface with in-circuit
programmable non-volatile memory (NVM) so that they always power up with a
known frequency configuration. The loop filter is fully integrated on-chip
eliminating the risk of potential noise coupling associated with discrete solutions.
Programming the Si5342H/44H is made easy with Silicon Labs’
ClockBuilderPro
software. Factory preprogrammed devices are also available.
Si5344H 44QFN
Top View
I2C_SEL
IN_SEL1
VDDO3
34
VDDO0
OUT0
SCLK
Description
OUT3
36
44
43
42
41
40
39
38
37
IN1
IN1
IN_SEL0
XGND
XA
XB
XGND
VDDA
VDDA
NC
NC
35
OUT3
NC
VDD
IN0
IN0
NC
VDD
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
33
32
31
30
INTR
VDD
OUT2
OUT2
VDDO2
LOS_XAXB
LOL
VDDS
OUT1
OUT1
VDDO1
GND
Pad
29
28
27
26
25
24
23
Si5344H/42H

SI5342H-D-GM相似产品对比

SI5342H-D-GM SI5342H-D04990-GM SI5344H-D-GM SI5344H-D05851-GM SI5344H-EVB SI5344H-D-GMR SI5344H-D05851-GMR SI5342H-D-GMR SI5342H-D04990-GMR
描述 Processor Specific Clock Generator, 2750MHz, CMOS, QFN-44 100G/400G COHERENT OPTICS CLOCK, HI FREQ LO JITR ATTEN CLK W OSC 100G/400G COHERENT OPTICS CLOCK, EVAL BOARD SI5344H/SI5342H IC BASE/BLANK PROTOTYPE 44QFN 100G/400G COHERENT OPTICS CLOCK, IC BASE/BLANK PROTOTYPE 44QFN 100G/400G COHERENT OPTICS CLOCK,
大家好,创建了DSP C3X系列芯片的讨论群,希望大家加入讨论。
大家好,创建了DSP C3X系列芯片的讨论群,希望大家加入讨论。共同学习,共同进步~~QQ 群号:88424445...
lgj99988 嵌入式系统
求教:编译连接是出现很多的警告和错误
从网上下载了一个程序,自己新建了一个工程,把头文件什么的都包含进去了,但一编译就出现如图那么多问题,是函数库不兼容,还是其他问题?要怎么解决?:Sad:...
Leokinggwen stm32/stm8
dsPIC30F6012A烧不进程序
用pickit 3 给电路板烧写程序:单片机为dsPIC30F6012A,第一次可以烧进去,第二次就烧不进去了。如果换做给其他的板子烧写,一烧就进去了。而且如果我更换单片机,第一次可以烧写,之后又不行了 ......
kezhijun Microchip MCU
LCD1602显示问题
程序如下: /*************************************************** 程序功能:动态显示文字“welcome” ---------------------------------------------------- 测试说明:观察液晶显示 * ......
relax520 微控制器 MCU
我用代理商论坛总是乱码或者显示不正常
RT。 还没发回复。 导致我白天在公司没法回复论坛和发帖, 因为公司原因,只能用代理来上,还不明白咋回事,明白的指导一下。谢谢。...
gooogleman 为我们提建议&公告
开机注册功能要求将UIM卡中的IMSI写入UE中,可以吗?
请问这个问题怎么考虑呢?多谢...
bing 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1231  210  1963  293  2487  7  43  53  57  2 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved