电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8725AM-21LF

产品描述clock buffer 1-to-5 differential to lvhstl clock gene
产品类别半导体    其他集成电路(IC)   
文件大小293KB,共18页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 选型对比 全文预览

8725AM-21LF在线购买

供应商 器件名称 价格 最低购买 库存  
8725AM-21LF - - 点击查看 点击购买

8725AM-21LF概述

clock buffer 1-to-5 differential to lvhstl clock gene

文档预览

下载PDF文档
DIFFERENTIAL-TO-HSTL ZERO DELAY
CLOCK GENERATOR
ICS8725-21
Features
One differential HSTL output pair
One differential feedback output pair
Differential CLK/nCLK input pair
CLK/nCLK pair can accept the following differential
input levels: LVPECL, LVDS, HSTL, HCSL, SSTL
Output frequency range: 31.25MHz to 630MHz
Input frequency range: 31.25MHz to 630MHz
VCO range: 250MHz to630MHz
External feedback for “zero delay” clock regeneration
with configurable frequencies
Programmable dividers allow for the following output-to-input
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8
Cycle-to-cycle jitter: 35ps (maximum)
Output skew: 50ps (maximum)
Static phase offset: 30ps ± 125ps
3.3V core, 1.8V output operating supply
0°C to 70°C ambient operating temperature
Available in both standard (RoHS 5) and lead-free (RoHS 6)
packages
Industrial temperature information available upon request
General Description
The ICS8725-21 is a highly versatile 1:1 Differential-
to-HSTL Clock Generator and a member of the
HiPerClockS™
HiPerClockS™ family of High Performance Clock
Solutions from IDT. The CLK, nCLK pair can accept
most standard differential input levels. The
ICS8725-21 has a fully integrated PLL and can be configured as
zero delay buffer, multiplier or divider, and has an output frequency
range of 31.25MHz to 630MHz. The reference divider, feedback
divider and output divider are each programmable, thereby
allowing for the following output-to-input frequency ratios: 8:1, 4:1,
2:1, 1:1, 1:2, 1:4, 1:8. The external feedback allows the device to
achieve “zero delay” between the input clock and the output
clocks. The PLL_SEL pin can be used to bypass the PLL for
system test and debug purposes. In bypass mode, the reference
clock is routed around the PLL and into the internal output
dividers.
ICS
Block Diagram
PLL_SEL
Pullup
÷1, ÷2, ÷4, ÷8,
÷16, ÷32
,
÷64
CLK
Pulldown
nCLK
Pullup
0
Q
nQ
Pin Assignment
CLK
nCLK
MR
V
DD
nFB_IN
FB_IN
SEL2
GND
nQFB
QFB
1
2
3
4
5
6
7
8
9
10
20
19
18
17
16
15
14
13
12
11
nc
SEL1
SEL0
V
DD
PLL_SEL
V
DDA
SEL3
V
DDO
Q
nQ
1
QFB
nQFB
PLL
8:1, 4:1, 2:1, 1:1,
1:2, 1:4, 1:8
FB_IN
Pulldown
nFB_IN
Pullup
ICS8725-21
20-Lead SOIC
7.5mm x 12.8mm x 2.3mm package body
M Package
Top View
SEL0
Pulldown
SEL1
Pulldown
SEL2
Pulldown
SEL3
Pulldown
MR
Pulldown
IDT™ / ICS™
HSTL ZERO DELAY CLOCK GENERATOR
1
ICS8725AM-21 REV. A FEBRUARY 27, 2008

8725AM-21LF相似产品对比

8725AM-21LF 8725AM-21LFT
描述 clock buffer 1-to-5 differential to lvhstl clock gene IC clock gen ZD hstl 20-soic

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2773  2896  1507  188  255  46  55  16  51  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved