电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SN54AS74FK

产品描述AS SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CQCC20, CERAMIC, CC-20
产品类别逻辑    逻辑   
文件大小751KB,共6页
制造商Rochester Electronics
官网地址https://www.rocelec.com/
下载文档 详细参数 选型对比 全文预览

SN54AS74FK概述

AS SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CQCC20, CERAMIC, CC-20

SN54AS74FK规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称Rochester Electronics
零件包装代码QFN
包装说明QCCN,
针数20
Reach Compliance Codeunknown
系列AS
JESD-30 代码S-CQCC-N20
JESD-609代码e0
长度8.89 mm
逻辑集成电路类型D FLIP-FLOP
位数1
功能数量2
端子数量20
最高工作温度125 °C
最低工作温度-55 °C
输出极性COMPLEMENTARY
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码QCCN
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)NOT SPECIFIED
传播延迟(tpd)18 ns
认证状态COMMERCIAL
座面最大高度2.03 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术TTL
温度等级MILITARY
端子面层TIN LEAD
端子形式NO LEAD
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
触发器类型POSITIVE EDGE
宽度8.89 mm
最小 fmax25 MHz

SN54AS74FK文档预览

D ts e t
aa h e
R c e t r lc r nc
o h se Ee to is
Ma u a t r dCo o e t
n fc u e
mp n n s
R c e tr b a d d c mp n ns ae
o h se rn e
o oet r
ma ua trd u ig ete dewaes
n fcue sn i r i/ fr
h
p rh s d f m te oiia s p l r
uc a e r
o h r n l u pi s
g
e
o R c e tr waes rce td f m
r o h se
fr e rae r
o
te oiia I. Al rce t n ae
h
r nl P
g
l e rai s r
o
d n wi tea p o a o teOC
o e t h p rv l f h
h
M.
P r aetse u igoiia fcoy
at r e td sn r n la tr
s
g
ts p o rmso R c e tr e eo e
e t rga
r o h se d v lp d
ts s lt n t g aa te p o u t
e t oui s o u rne
o
rd c
me t o e c e teOC d t s e t
es r x e d h
M aa h e.
Qu l yOv riw
ai
t
e ve
• IO- 0 1
S 90
•A 92 cr ct n
S 1 0 et ai
i
o
• Qu l e Ma ua trr Ls (
ai d
n fcues it QML MI- R -
) LP F
385
53
•C a sQ Mitr
ls
lay
i
•C a sVS a eL v l
ls
p c ee
• Qu l e S p l r Ls o D sr uos( L )
ai d u pi s it f it b tr QS D
e
i
•R c e trsacic l u pir oD A a d
o h se i
r ia s p l t L n
t
e
me t aln u t a dD A sa d r s
es lid sr n L tn ad .
y
R c e tr lcrnc , L i c mmi e t
o h se Ee t is L C s o
o
tdo
t
s p ligp o u t ta s t f c so r x e t-
u pyn rd cs h t ai y u tme e p ca
s
t n fr u lya daee u loto eoiial
i s o q ai n r q a t h s r n l
o
t
g
y
s p l db id sr ma ua trr.
u pi
e yn ut
y n fcues
T eoiia ma ua trr d ts e t c o a yn ti d c me t e e t tep r r n e
h r n l n fcue’ aa h e a c mp n ig hs o u n r cs h ef ma c
g
s
o
a ds e ic t n o teR c e tr n fcue v rino ti d vc . o h se Ee t n
n p c ai s f h o h se ma ua trd eso f hs e ie R c e tr lcr -
o
o
isg aa te tep r r n eo i s mio d co p o u t t teoiia OE s e ic -
c u rne s h ef ma c ft e c n u tr rd cs o h r n l M p c a
o
s
g
t n .T pc lv le aefr eee c p r o e o l. eti mii m o ma i m rt g
i s ‘y ia’ au s r o rfrn e up s s ny C r n nmu
o
a
r xmu ai s
n
ma b b s do p o u t h rceiain d sg , i lt n o s mpetsig
y e a e n rd c c aa tr t , e in smuai , r a l e t .
z o
o
n
© 2 1 R cetr l t n s LC Al i t R sre 0 1 2 1
0 3 ohs E cr i , L . lRg s eevd 7 1 0 3
e e oc
h
T l r m r, l s v iw wrcl . m
o e n oe p ae it w . e c o
a
e
s
o ec
SN54ALS74A, SN54AS74, SN74ALS74A, SN74AS74
DUAL D-TYPE POSITIVE-EDGE-TRIGGERED
FLIP-FLOPS WITH CLEAR AND PRESET
SDAS143A – D2661, APRIL 1982 – REVISED SEPTEMBER 1987
Package Options Include Plastic Small
Outline Packages, Ceramic Chip
Carriers, and Standard Plastic and
Ceramic 300-mil DIPs
Dependable Texas instruments Quality
and Reliability
TYPE
’ALS74A
’AS74
TYPICAL MAXIMUM
CLOCK FREQUENCY
(CL = 50 pF)
50 MHz
134 MHz
TYPICAL POWER
DISSIPATION
PER FLIP-FLOP
6 mW
26 mW
SN54ALS74A, SN54AS74 . . . J PACKAGE
SN74ALS74A, SN74AS74 . . . D OR N PACKAGE
(TOP VIEW)
1CLR
1D
1CLK
1PRE
1Q
1Q
GND
1
2
3
4
5
6
7
14
13
12
11
10
9
8
V
CC
2CLR
2D
2CLK
2PRE
2Q
2Q
description
These devices contain two independent D-type
positive-edge triggered flip-flops. A low level at the
Preset or Clear inputs sets or resets the outputs
regardless of the levels of the other inputs. When
Preset and Clear are inactive (high), data at the D
input meeting the setup time requirements are
transferred to the outputs on the positive-going
edge of the clock pulse. Clock triggering occurs at
a voltage level and is not directly related to the rise
time of the clock pulse. Following the hold time
interval, data at the D input may be changed
without affecting the levels at the outputs.
The SN54ALS74A and SN54AS74 are
characterized for operation over the full military
temperature range of – 55°C to 125°C. The
SN74ALS74A and SN74AS74 are characterized
for operation from 0°C to 70°C.
FUNCTION TABLE
INPUTS
PRESET
L
H
L
H
H
H
CLEAR
H
L
L
H
H
H
CLOCK
X
X
X
L
D
X
X
X
H
L
X
OUTPUTS
Q
H
L
H†
H
L
QO
Q
L
H
H†
L
H
QO
SN54ALS74A, SN54AS74 . . . FK PACKAGE
(TOP VIEW)
1CLK
NC
1PRE
NC
1Q
4
5
6
7
8
3 2 1 20 19
18
17
16
15
14
9 10 11 12 13
1D
1CLR
NC
VCC
2CLR
2D
NC
2CLK
NC
2PRE
NC – No internal connection
logic symbol
1PRE
1CLK
1D
1CLR
2PRE
2CLK
2D
2CLR
4
3
2
1
10
11
12
13
9
2Q
S
C1
1D
R
6
1Q
5
1Q
1Q
GND
NC
2Q
2Q
8
2Q
† The output levels in this configuration are not guaranteed
to meet the minimum levels for VOH if the lows at Preset and
Clear are near VIL maximum. Furthermore, this
configuration is nonstable; that is, it will not persist when
Preset or Clear; returns to their inactive (high) level.
‡ This symbol is in accordance with ANSI/IEEE Std 91-1984 and
IEC Publication 617-12.
Pin numbers shown are for D, J, and N packages.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Copyright
©
1987, Texas Instruments Incorporated
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
1
SN54ALS74A, SN54AS74, SN74ALS74A, SN74AS74
DUAL D-TYPE POSITIVE-EDGE-TRIGGERED
FLIP-FLOPS WITH CLEAR AND PRESET
SDAS143A – D2661, APRIL 1982 – REVISED SEPTEMBER 1987
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage, V
CC
. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Input voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 V
Operating free-air temperature range: SN54ALS74A, SN54ALS74 . . . . . . . . . . . . . . . . . . . – 55°C to 125°C
SN74ALS74A, SN74ALS74 . . . . . . . . . . . . . . . . . . . . . . . 0°C to 70°C
Storage temperature range . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . – 65°C to 150°C
recommended operating conditions
SN54AS74
MIN
VCC
VIH
VIL
IOH
IOL
fclock
tw
Supply voltage
High-level input voltage
Low-level input voltage
High-level output current
Low-level output current
Clock frequency
PRE or CLR low
Pulse duration
CLK high
CLK low
tsu
Setup time before CLK↑
Data
PRE or CLR inactive
0
15
16.5
16.5
15
10
4.5
2
0.8†
0.7‡
– 0.4
4
25
0
15
14.5
14.5
15
10
ns
ns
– 0.4
8
34
NOM
5
MAX
5.5
SN74AS74
MIN
4.5
2
0.8
V
mA
mA
MHz
NOM
5
MAX
5.5
UNIT
V
V
th
Hold time, data after CLK↑
0
0
ns
TA
Operating free-air temperature
– 55
125
0
70
°C
† Tested at – 55°C to 70°C.
‡ Tested at 70°C 125°C, per MIL-STD-883, method 5005, sub-group 1, 2, and 3. Static tests are performed at 25°C, 125°C, and – 55°C.
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
PARAMETER
VIK
VOH
VOL
VOL
CLK or D
II
IIH
IIL
PRE or CLR
CLK or D
PRE or CLR
CLK or D
PRE or CLR
VCC = 4.5 V
4 5 V,
VI = 0 4 V
0.4
VCC = 4.5 V
4 5 V,
VI = 2 7 V
2.7
VCC = 4.5 V
4 5 V,
VI = 7 V
TEST CONDITIONS
VCC = 4.5 V,
VCC = 4.5 V to 5.5 V,
VCC = 4.5 V,
VCC = 4.5 V,
II = – 18 mA
IOH = – 2mA
IOL = 4 mA
IOL = 8 mA
SN54AS74
MIN
TYP§
VCC – 2
0.25
0.4
0.1
0.2
20
40
– 0.2
– 0.4
MAX
SN74AS74
MIN
TYP§
–1.2
VCC – 2
0.25
0.35
0.4
0.5
0.1
0.2
20
40
– 0.2
– 0.4
mA
mA
µA
A
MAX
–1.5
UNIT
V
V
V
IO¶
VCC = 5.5 V,
VO = 2.25 V
– 30
–112
– 30
–112
mA
ICC
VCC = 5.5 V,
See Note 1
2.4
4
2.4
4
mA
§ All typical values are at VCC = 5 V, TA = 25°C.
¶ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.
NOTE 1: ICC is measured with D, CLK, and PRE grounded, then with D, CLK, and CLR grounded.
2
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
SN54ALS74A, SN74ALS74A
DUAL D-TYPE POSITIVE-EDGE-TRIGGERED
FLIP-FLOPS WITH CLEAR AND PRESET
SDAS143A – D2661, APRIL 1982 – REVISED SEPTEMBER 1987
switching characteristics (see Note 2)
VCC = 4.5 V to 5.5 V,
CL = 50 pF,
RL = 500
Ω,
TA = MIN TO MAX†
SN54ALS74A
MIN
fmax
tPLH
tPHL
tPLH
25
3
PRE or CLR
CLK
Q or Q
Q or Q
5
5
13.5
17
17
MAX
SN74ALS74A
MIN
34
3
5
5
5
13
15
16
18
MAX
MHz
ns
ns
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
UNIT
tPHL
5
18
† For conditions shown MIN or MAX, use the appropriate value specified under recommended operating conditions.
NOTE 2: Load circuit and voltage waveforms are shown in Section 1 of the
ALS/AS Logic Data Book,
1986.
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
3
SN54AS74, SN74AS74
DUAL D-TYPE POSITIVE-EDGE-TRIGGERED
FLIP-FLOPS WITH CLEAR AND PRESET
SDAS143A – D2661, APRIL 1982 – REVISED SEPTEMBER 1987
recommended operating conditions
SN54AS74
MIN
VCC
VIH
VIL
IOH
IOL
fclock
tw
Supply voltage
High-level input voltage
Low-level input voltage
High-level output current
Low-level output current
Clock frequency
PRE or CLR low
Pulse duration
CLK high
CLK low
Data
tsu
th
TA
Setup time before CLK↑
Hold time, data after CLK↑
Operating free-air temperature
PRE or CLR inactive
0
4
4
5.5
4.5
2
0
– 55
125
4.5
2
0.8
–2
20
90
0
4
4
5.5
4.5
2
0
0
70
ns
ns
°C
ns
NOM
5
MAX
5.5
SN74AS74
MIN
4.5
2
0.8
–2
20
105
NOM
5
MAX
5.5
UNIT
V
V
V
mA
mA
MHz
electrical characteristics over recommended operating free-air temperature range (unless
otherwise noted)
PARAMETER
VIK
VOH
VOL
II
CLK or D
IIH
IIL
PRE or CLR
CLK or D
PRE or CLR
VCC = 5.5 V
5 5 V,
VI = 0 4 V
0.4
VCC = 5.5 V
5 5 V,
VI = 2 7 V
2.7
TEST CONDITIONS
VCC = 4.5 V,
VCC = 4.5 V to 5.5 V,
VCC = 4.5 V,
VCC = 5.5 V,
II = – 18 mA
IOH = – 2mA
IOL = 20 mA
VI = 7 V
SN54AS74
MIN
TYP†
VCC – 2
0.25
0.5
0.1
20
40
– 0.5
– 1.8
MAX
SN74AS74
MIN
TYP†
–1.2
VCC – 2
0.25
0.5
0.1
20
40
– 0.5
– 1.8
mA
MAX
–1.2
UNIT
V
V
V
mA
µA
IO‡
VCC = 5.5 V,
VO = 2.25 V
– 30
– 112
– 30
– 112
mA
ICC
VCC = 5.5 V,
See Note 1
10.5
16
10.5
16
mA
† All typical values are at VCC = 5 V, TA = 25°C.
‡ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.
NOTE 1: ICC is measured with D, CLK, and PRE grounded, then with D, CLK, and CLR grounded.
switching characteristics (see Note 2)
VCC = 4.5 V to 5.5 V,
CL = 50 pF,
RL = 500
Ω,
TA = MIN TO MAX§
SN54AS74A
MIN
fmax
tPLH
tPHL
tPLH
90
PRE or CLR
CLK
Q or Q
Q or Q
3
3.5
3.5
8.5
11.5
9
MAX
SN74AS74A
MIN
105
3
3.5
3.5
4.5
7.5
10.5
8
9
MAX
MHz
ns
ns
PARAMETER
FROM
(INPUT)
(
)
TO
(OUTPUT)
(
)
UNIT
tPHL
4.5
10.5
§ For conditions shown MIN or MAX, use the appropriate value specified under recommended operating conditions.
NOTE 2: Load circuit and voltage waveforms are shown in Section 1 of the
ALS/AS Logic Data Book,
1986.
4
POST OFFICE BOX 655303
DALLAS, TEXAS 75265

SN54AS74FK相似产品对比

SN54AS74FK SN74AS74N SN74AS74D
描述 AS SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, CQCC20, CERAMIC, CC-20 AS SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP14, PLASTIC, DIP-14 D Flip-Flop,
是否无铅 含铅 含铅 不含铅
厂商名称 Rochester Electronics Rochester Electronics Rochester Electronics
包装说明 QCCN, PLASTIC, DIP-14 SOIC-14
Reach Compliance Code unknown unknown unknown
系列 AS AS AS
JESD-30 代码 S-CQCC-N20 R-PDIP-T14 R-PDSO-G14
长度 8.89 mm 19.305 mm 8.65 mm
逻辑集成电路类型 D FLIP-FLOP D FLIP-FLOP D FLIP-FLOP
位数 1 1 1
功能数量 2 2 2
端子数量 20 14 14
最高工作温度 125 °C 70 °C 70 °C
输出极性 COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY
封装主体材料 CERAMIC, METAL-SEALED COFIRED PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 QCCN DIP SOP
封装形状 SQUARE RECTANGULAR RECTANGULAR
封装形式 CHIP CARRIER IN-LINE SMALL OUTLINE
传播延迟(tpd) 18 ns 18 ns 9 ns
座面最大高度 2.03 mm 5.08 mm 1.75 mm
最大供电电压 (Vsup) 5.5 V 5.5 V 5.5 V
最小供电电压 (Vsup) 4.5 V 4.5 V 4.5 V
标称供电电压 (Vsup) 5 V 5 V 5 V
表面贴装 YES NO YES
技术 TTL TTL TTL
温度等级 MILITARY COMMERCIAL COMMERCIAL
端子形式 NO LEAD THROUGH-HOLE GULL WING
端子节距 1.27 mm 2.54 mm 1.27 mm
端子位置 QUAD DUAL DUAL
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
宽度 8.89 mm 7.62 mm 3.9 mm
零件包装代码 QFN DIP -
针数 20 14 -
JESD-609代码 e0 e0 -
峰值回流温度(摄氏度) NOT SPECIFIED NOT SPECIFIED -
认证状态 COMMERCIAL COMMERCIAL -
端子面层 TIN LEAD TIN LEAD -
处于峰值回流温度下的最长时间 NOT SPECIFIED NOT SPECIFIED -
最小 fmax 25 MHz 34 MHz -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1841  1497  2197  2137  1146  38  51  7  46  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved