电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

HSD64M72D18RP-10L

产品描述Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V
文件大小200KB,共11页
制造商HANBIT Electronics
官网地址http://www.hbe.co.kr/
下载文档 选型对比 全文预览

HSD64M72D18RP-10L概述

Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V

文档预览

下载PDF文档
HANBit
HSD64M72D18RP
Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register
based on 64Mx4, 4Banks, 8K Ref., 3.3V
GENERAL DESCRIPTION
The HSD64M72D18RP is a 64M x 72 bit Synchronous Dynamic RAM high-density memory module. The module consists
of eighteen CMOS 64M x 4 bit with 4banks Synchronous DRAMs in TSOP-II 400mil packages and 2K EEPROM in 8-pin
TSSOP package on a 168-pin glass-epoxy 0.1uF decoupling capacitors are mounted on the printed circuit board in
parallel for each SDRAM. The HSD64M72D18RP is a DIMM (Dual in line Memory Module) and is intended for mounting
into 168-pin edge connector sockets. Synchronous design allows precise cycle control with the use of system clock. I/O
transactions are possible on every clock cycle. Range of operating frequencies, programmable latencies allows the same
device to be useful for a variety of high bandwidth, high performance memory system applications All module components
may be powered from a single 3.3V DC power supply and all inputs and outputs are LVTTL-compatible.
Part No. HSD64M72D18RP
FEATURES
Part Identification
HSD64M72D18RP-10L : 100MHz (CL=3)
HSD64M72D18RP-10 : 100MHz (CL=2)
HSD64M72D18RP-13 : 133MHz (CL=3)
Burst mode operation
Auto & self refresh capability (8192 Cycles/64ms)
LVTTL compatible inputs and outputs
Single 3.3V
±0.3V
power supply
MRS cycle with address key programs
- Latency (Access from column address)
- Burst length (1, 2, 4, 8 & Full page)
- Data scramble (Sequential & Interleave)
All inputs are sampled at the positive going edge of the system cloc
serial presence detect with EEPROM
The used device is 16M x 4bit x 4Banks SDRAM
URL:www.hbe.co.kr
REV.1.0 (August.2002)
1
HANBit Electronics Co.,Ltd.

HSD64M72D18RP-10L相似产品对比

HSD64M72D18RP-10L HSD64M72D18RP-13 HSD64M72D18RP-10 HSD64M72D18RP
描述 Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V Synchronous DRAM Module 512Mbyte (64Mx72bit), DIMM with PLL & Register based on 64Mx4, 4Banks, 8K Ref., 3.3V
5000比2000难在哪里?
实验室买了两套开发板子 一个是5509的,一个是2812的,都是新出的芯片。 从性能来说,5509要强大一些; 看了很多前辈的贴,都说5000的开发有难度(甚至有人说5000是最麻烦的,比6000都难 ......
现实主义 微控制器 MCU
谁有 XC7VX690T-2FFG1930I
XC7VX690T-2FFG1930I XC7VX690T-2FFG1930I XC7VX690T-2FFG1930I XC7VX690T-2FFG1930I谁有 ...
17310032580 FPGA/CPLD
STEVAL-MKI109V3测试LIS25BA
LIS25BA FPC评估板按照下边连线与STEVAL-MKI109V3连接 465597 465582 使用最新版的Unico软件,找到steval-mki211v1k(lis25ba)后选择Select Device 465598 配置好后点Sta ......
littleshrimp MEMS传感器
有没有了解二总线的?
1、二总线一般都是采用DC24V电源,通讯电源共用2根线,在总线发码时,将24v电压变成一定时序脉冲按一定的时序下发给总线,这里的高低电平和脉宽怎么去定义的? 2、发码是利用电压跳变,回 ......
zhandizhandi 工业自动化与控制
100分求助wince驱动问题 求助
在串口驱动中有这样一段程序: EnterCriticalSection(&(pHWHead->RegCritSec)); try { CLEARREG(pHWHead, rUMCON, SER2410_RTS); } except (GetExceptionCode() == EXCEPTIO ......
wmdsummer 嵌入式系统
求助基于CPLD的cmi编解码电路设计的程序源代码
:funk: vhdl语言的...
火狐 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2567  1839  2098  522  1726  36  20  44  47  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved