电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3579YS80BGI8

产品描述Standard SRAM, 256KX18, 8ns, CMOS, PBGA119
产品类别存储    存储   
文件大小237KB,共22页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT71V3579YS80BGI8概述

Standard SRAM, 256KX18, 8ns, CMOS, PBGA119

IDT71V3579YS80BGI8规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
Reach Compliance Codenot_compliant
最长访问时间8 ns
最大时钟频率 (fCLK)100 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B119
JESD-609代码e0
内存密度4718592 bit
内存集成电路类型STANDARD SRAM
内存宽度18
湿度敏感等级3
端子数量119
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256KX18
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA119,7X17,50
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
电源3.3 V
认证状态Not Qualified
最大待机电流0.035 A
最小待机电流3.14 V
最大压摆率0.21 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn63Pb37)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
Base Number Matches1

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577YS
IDT71V3579YS
IDT71V3577YSA
IDT71V3579YSA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2006 Integrated Device Technology, Inc.
APRIL 2006
DSC-6450/0A
6450tbl 01
男生容易误解女生的几个行为
 如果她有如下表现:1 殷勤回复你的每一条短信   2 有事情的时候总是第一个找你帮忙   3 对你的一举一动表现出极大的关注   4 喜欢像你展示她最真实的一面   5 最关键的是:看着你的时 ......
rain 聊聊、笑笑、闹闹
beaglebone black的gpio驱动
我参考https://bbs.eeworld.com.cn/forum.php?mod=viewthread&tid=413767&highlight=gpio 的gpio驱动,编译进angstrom系统,但是再read时,读到的值不是我的电平值,在驱动里gpio_read函数里添 ......
wjs1033 Linux开发
对求助代码问题的同学的一点建议!
最近论坛里好多同学在求助代码的问题,这是自己动手的表现,对此表示欢迎,但由于很多代码都是逻辑上的错误或者是语句不严谨造成的,这样的问题对与别人来说是很难发现的,只能通过自己试一下发 ......
jishuaihu 51单片机
询问一下大家
现在大家还有人在用并口的仿真器吗?430的,有需要的人多吗?...
kingheimer 微控制器 MCU
机器视觉技术在薄膜检测系统的应用
  据悉,现如今在生产过程中薄膜表面产生的各种污点、杂质、蚊虫以及孔洞等等,依靠人工检测早已无法满足生产和高速的薄膜生产线的需求,容易造成质量的损失。薄膜表面瑕疵缺陷检测薄膜上的脏 ......
wxsmfskj 测试/测量
2021年开源硬件峰会征集议案
开源硬件峰会(OHS)正在征集第十一次年度峰会的讨论议案!今年的峰会是虚拟的,将于美国东部时间2021-04-09星期五上午9:00 –下午5:30在线举行。 开源硬件峰会是为了展示、讨论 ......
dcexpert DIY/开源硬件专区

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 636  2167  1526  2597  2691  11  26  50  29  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved