电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1417AV18-167BZC

产品描述DDR SRAM, 4MX8, 0.5ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, MO-216, FBGA-165
产品类别存储    存储   
文件大小468KB,共28页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1417AV18-167BZC概述

DDR SRAM, 4MX8, 0.5ns, CMOS, PBGA165, 15 X 17 MM, 1.40 MM HEIGHT, MO-216, FBGA-165

CY7C1417AV18-167BZC规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码BGA
包装说明15 X 17 MM, 1.40 MM HEIGHT, MO-216, FBGA-165
针数165
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
最长访问时间0.5 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)167 MHz
I/O 类型COMMON
JESD-30 代码R-PBGA-B165
JESD-609代码e0
长度17 mm
内存密度33554432 bit
内存集成电路类型DDR SRAM
内存宽度8
湿度敏感等级3
功能数量1
端子数量165
字数4194304 words
字数代码4000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织4MX8
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA165,11X15,40
封装形状RECTANGULAR
封装形式GRID ARRAY, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)220
电源1.5/1.8,1.8 V
认证状态Not Qualified
座面最大高度1.4 mm
最大待机电流0.22 A
最小待机电流1.7 V
最大压摆率0.5 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度15 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1417AV18
CY7C1428AV18
CY7C1419AV18
CY7C1421AV18
36-Mbit DDR-II SRAM 4-Word Burst
Architecture
Features
• 36-Mbit density (4M x 8, 4M x 9, 2M x 18, 1M x 36)
• 300-MHz clock for high bandwidth
• 4-Word burst for reducing address bus frequency
• Double Data Rate (DDR) interfaces
(data transferred at 600 MHz) @ 300 MHz
• Two input clocks (K and K) for precise DDR timing
— SRAM uses rising edges only
• Two input clocks for output data (C and C) to minimize
clock-skew and flight-time mismatches
• Echo clocks (CQ and CQ) simplify data capture in
high-speed systems
• Synchronous internally self-timed writes
• 1.8V core power supply with HSTL inputs and outputs
• Variable drive HSTL output buffers
• Expanded HSTL output voltage (1.4V–V
DD
)
• Available in 165-ball FBGA package (15 x 17 x 1.4 mm)
• Offered in both lead-free and non lead-free packages
• JTAG 1149.1 compatible test access port
• Delay Lock Loop (DLL) for accurate data placement
Functional Description
The CY7C1417AV18, CY7C1428AV18, CY7C1419AV18 and
CY7C1421AV18 are 1.8V Synchronous Pipelined SRAM
equipped with DDR-II (Double Data Rate) architecture. The
DDR-II consists of an SRAM core with advanced synchronous
peripheral circuitry and a two-bit burst counter. Addresses for
Read and Write are latched on alternate rising edges of the
input (K) clock. Write data is registered on the rising edges of
both K and K. Read data is driven on the rising edges of C and
C if provided, or on the rising edge of K and K if C/C are not
provided. Each address location is associated with four 8-bit
words in the case of CY7C1417AV18 and four 9-bit words in
the case of CY7C1428AV18 that burst sequentially into or out
of the device. The burst counter always starts with “00” inter-
nally in the case of CY7C1417AV18 and CY7C1428AV18. On
CY7C1419AV18 and CY7C1421AV18, the burst counter takes
in the last two significant bits of the external address and
bursts four 18-bit words in the case of CY7C1419AV18, and
four 36-bit words in the case of CY7C1421AV18, sequentially
into or out of the device.
Asynchronous inputs include output impedance matching
input (ZQ). Synchronous data outputs (Q, sharing the same
physical pins as the data inputs, D) are tightly matched to the
two output echo clocks CQ/CQ, eliminating the need for
separately capturing data from each individual DDR-II SRAM
in the system design. Output data clocks (C/C) enable
maximum system clocking and data synchronization flexibility.
All synchronous inputs pass through input registers controlled
by the K or K input clocks. All data outputs pass through output
registers controlled by the C or C (or K or K in a single clock
domain) input clocks. Writes are conducted with on-chip
synchronous self-timed write circuitry.
Configurations
CY7C1417AV18 – 4M x 8
CY7C1428AV18 – 4M x 9
CY7C1419AV18 – 2M x 18
CY7C1421AV18 – 1M x 36
Selection Guide
300 MHz
Maximum Operating Frequency
Maximum Operating Current
300
825
278 MHz
278
775
250 MHz
250
700
200 MHz
200
600
167 MHz
167
500
Unit
MHz
mA
Cypress Semiconductor Corporation
Document Number: 38-05618 Rev. *E
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised September 25, 2006

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1730  2714  2144  2075  2048  35  55  44  42  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved