电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVCH16373

产品描述LOW-VOLTAGE 16-BIT TRANSPARENT LATCH WITH BUS HOLD 1.8/2.5/3.3 V
文件大小269KB,共10页
制造商ON Semiconductor(安森美)
官网地址http://www.onsemi.cn
下载文档 选型对比 全文预览

74ALVCH16373概述

LOW-VOLTAGE 16-BIT TRANSPARENT LATCH WITH BUS HOLD 1.8/2.5/3.3 V

文档预览

下载PDF文档
74ALVCH16373
Low−Voltage 16−Bit
Transparent Latch with Bus
Hold 1.8/2.5/3.3 V
(3−State, Non−Inverting)
The 74ALVCH16373 is an advanced performance, non−inverting
16−bit transparent latch. It is designed for very high−speed, very
low−power operation in 1.8 V, 2.5 V or 3.3 V systems. The
VCXH16373 is byte controlled, with each byte functioning
identically, but independently. Each byte has separate Output Enable
and Latch Enable inputs. These control pins can be tied together for
full 16−bit operation.
The 74ALVCH16373 contains 16 D−type latches with 3−state
3.6 V−tolerant outputs. When the Latch Enable (LEn) inputs are
HIGH, data on the Dn inputs enters the latches. In this condition, the
latches are transparent, (a latch output will change state each time its D
input changes). When LE is LOW, the latch stores the information that
was present on the D inputs a setup time preceding the
HIGH−to−LOW transition of LE. The 3−state outputs are controlled
by the Output Enable (OEn) inputs. When OE is LOW, the outputs are
enabled. When OE is HIGH, the standard outputs are in the high
impedance state, but this does not interfere with new data entering into
the latches. The data inputs include active bushold circuitry,
eliminating the need for external pull−up resistors to hold unused or
floating inputs at a valid logic state.
http://onsemi.com
MARKING DIAGRAM
48
48
1
74ALVCH16373DT
AWLYYWW
TSSOP−48
DT SUFFIX
CASE 1201
A
Location
WL
YY
WW
1
= Assembly
= Wafer Lot
= Year
= Work Week
PIN NAMES
Pins
OEn
LEn
D0−D15
O0−O15
Function
Output Enable Inputs
Latch Enable Inputs
Inputs
Outputs
Designed for Low Voltage Operation: V
CC
= 1.65
3.6 V
3.6 V Tolerant Inputs and Outputs
High Speed Operation: 3.6 ns max for 3.0 to 3.6 V
4.5 ns max for 2.3 to 2.7 V
6.8 ns max for 1.65 to 1.95 V
Static Drive:
±24
mA Drive at 3.0 V
±12
mA Drive at 2.3 V
±4
mA Drive at 1.65 V
Supports Live Insertion and Withdrawal
Includes Active Bushold to Hold Unused or Floating Inputs at a Valid
Logic State
I
OFF
Specification Guarantees High Impedance When V
CC
= 0 V
Near Zero Static Supply Current in All Three Logic States (40
mA)
Substantially Reduces System Power Requirements
Latchup Performance Exceeds
±250
mA @ 125°C
ESD Performance: Human Body Model >2000V; Machine Model >200V
Second Source to Industry Standard 74ALVCH16373
ORDERING INFORMATION
Device
74ALVCH16373DTR
Package
TSSOP
Shipping
2500/Tape & Reel
†To ensure the outputs activate in the 3−state condition, the output enable pins
should be connected to V
CC
through a pull−up resistor. The value of the resistor is
determined by the current sinking capability of the output connected to the OE pin.
©
Semiconductor Components Industries, LLC, 2006
June, 2006
Rev. 2
1
Publication Order Number:
74ALVCH16373/D

74ALVCH16373相似产品对比

74ALVCH16373 74ALVCH16373DT 74ALVCH16373DTR
描述 LOW-VOLTAGE 16-BIT TRANSPARENT LATCH WITH BUS HOLD 1.8/2.5/3.3 V LOW-VOLTAGE 16-BIT TRANSPARENT LATCH WITH BUS HOLD 1.8/2.5/3.3 V LOW-VOLTAGE 16-BIT TRANSPARENT LATCH WITH BUS HOLD 1.8/2.5/3.3 V
是否Rohs认证 - 不符合 不符合
厂商名称 - ON Semiconductor(安森美) ON Semiconductor(安森美)
零件包装代码 - TSSOP TSSOP
包装说明 - TSSOP, TSSOP48,.3,20 TSSOP, TSSOP48,.3,20
针数 - 48 48
Reach Compliance Code - _compli not_compliant
系列 - ALVC/VCX/A ALVC/VCX/A
JESD-30 代码 - R-PDSO-G48 R-PDSO-G48
JESD-609代码 - e0 e0
长度 - 12.5 mm 12.5 mm
负载电容(CL) - 30 pF 30 pF
逻辑集成电路类型 - BUS DRIVER BUS DRIVER
最大I(ol) - 0.024 A 0.024 A
湿度敏感等级 - 1 1
位数 - 8 8
功能数量 - 2 2
端口数量 - 2 2
端子数量 - 48 48
最高工作温度 - 85 °C 85 °C
最低工作温度 - -40 °C -40 °C
输出特性 - 3-STATE 3-STATE
输出极性 - TRUE TRUE
封装主体材料 - PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 - TSSOP TSSOP
封装等效代码 - TSSOP48,.3,20 TSSOP48,.3,20
封装形状 - RECTANGULAR RECTANGULAR
封装形式 - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法 - RAIL TAPE AND REEL
电源 - 3.3 V 3.3 V
传播延迟(tpd) - 7.8 ns 7.8 ns
认证状态 - Not Qualified Not Qualified
座面最大高度 - 1.2 mm 1.1 mm
最大供电电压 (Vsup) - 3.6 V 3.6 V
最小供电电压 (Vsup) - 1.65 V 2.3 V
标称供电电压 (Vsup) - 1.8 V 3.3 V
表面贴装 - YES YES
技术 - CMOS CMOS
温度等级 - INDUSTRIAL INDUSTRIAL
端子面层 - Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 - GULL WING GULL WING
端子节距 - 0.5 mm 0.5 mm
端子位置 - DUAL DUAL
宽度 - 6.1 mm 6.1 mm
Base Number Matches - 1 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1130  1312  2056  441  2588  53  26  7  4  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved