电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS49NLS18320A

产品描述8 internal banks
文件大小790KB,共36页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 全文预览

IS49NLS18320A概述

8 internal banks

文档预览

下载PDF文档
IS49NLS96400A, IS49NLS18320A
576Mb (64Mbx9, 32Mbx18)
Seperate I/O RLDRAM 2 Memory
FEATURES
533MHz DDR operation (1.067 Gb/s/pin data rate)
38.4Gb/s peak bandwidth (x18 at 533 MHz clock
frequency)
ADVANCED INFORMATION
SEPTEMBER 2014
Reduced cycle time (15ns at 533MHz)
32ms refresh (16K refresh for each bank; 128K
refresh command must be issued in total each
32ms)
8 internal banks
Non-multiplexed addresses (address
multiplexing option available)
SRAM-type interface
Programmable READ latency (RL), row cycle
time, and burst sequence length
Balanced READ and WRITE latencies in order
to optimize data bus utilization
Data mask signals (DM) to mask signal of
WRITE data; DM is sampled on both edges of
DK.
Differential input clocks (CK, CK#)
Differential input data clocks (DKx, DKx#)
On-die DLL generates CK edge-aligned data
and output data clock signals
Data valid signal (QVLD)
HSTL I/O (1.5V or 1.8V nominal)
25-60Ω matched impedance outputs
2.5V V
EXT
, 1.8V V
DD
, 1.5V or 1.8V V
DDQ
I/O
On-die termination (ODT) R
TT
IEEE 1149.1 compliant JTAG boundary scan
Operating temperature:
Commercial
(T
C
= 0° to +95°C)
Industrial
(T
C
= -40°C to +95°C; T
A
= -40°C to +85°C)
OPTIONS
Package:
144-ball FBGA (leaded)
144-ball FBGA (lead-free)
Configuration:
64Mx9
32Mx18
Clock Cycle Timing:
Speed Grade
t
RC
t
CK
-18
15
1.875
-25E
15
2.5
-25
20
2.5
-33
20
3.3
Unit
ns
ns
Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at
any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein.
Customers are advised to obtain the latest version of this device specification before relying on any published information and before placing orders for
products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the
product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not
authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
RLDRAM
is a registered trademark of Micron Technology, Inc.
Integrated Silicon Solution, Inc.
– www.issi.com –
Rev. 00A, 9/10/2014
1
介绍TI C2000的堆栈评估方法问题
C2000系列微控制器C28x内核中的硬件堆。该栈的典型特点为有一个固定的起始地址,或者说是寄存器复位值,和一个由编译器指定的可变的栈空间大小。C28x内核的堆栈指针(stack point)寄存器SP是16 ......
Jacktang DSP 与 ARM 处理器
MSP430和NRF24L01的封闭环境检测系统
MSP430和NRF24L01的封闭环境检测系统 297775 ...
fish001 微控制器 MCU
第一次画的PCB板子,求拍砖/
第一次画的板子,求指点。 ...
我是新来的 PCB设计
参与HELPER2416开发板助学计划:小问题,求解答
纯新手,今天硬件检查,使用超级终端开机的时候无板子信息打印,COM1等其他的硬件都是好的,设置什么的都是正常的,已检查!我使用的是USB转串口,用USBmini供电,不知为何会无板子信息打印! ......
yuer_52 嵌入式系统
(转)课堂和教授博弈 辩证法与放屁
上课时,我放了一个屁——很普通的屁。既不很臭,当然也绝对不香。可怕的是,教授正在讲辩证法。“请你自己对这个屁作一下判断,”教授说,“它好还是不好?”我只得说:“不好。”“错了,”教 ......
张无忌1987 聊聊、笑笑、闹闹
【ACTEL技术问题】请教高手关于ACTEL fpag的问题
一直用的ACTEL的APA750,遇到这样的奇怪问题:调试正确的时序如果再添加点时序,而且根本不会影响前面已经调试正确的模块时序,结果重新综合布局布线烧进去后就不正确了,连前面的时序都没有了, ......
eeleader FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2635  698  102  2348  341  35  12  4  33  24 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved