电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

534GE622M080BGR

产品描述VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ
文件大小191KB,共12页
制造商SILABS
官网地址http://www.silabs.com
下载文档 全文预览

534GE622M080BGR概述

VOLTAGE-CONTROLLED CRYSTAL OSCILLATOR (VCXO) 10 MHZ TO 1.4 GHZ

文档预览

下载PDF文档
Si550
P
R E L I M I N A R Y
D
A TA
S
H E E T
V
O L TA G E
- C
O N T R O L L E D
C
R Y S TA L
O
S C I L L A T O R
(V CX O)
10 MH
Z T O
1.4 G H
Z
Features
Available with any-rate output
frequencies from 10 MHz to
945 MHz and selected frequencies
to 1.4 GHz
3rd generation DSPLL
®
with
superior jitter performance
3x better frequency stability than
SAW based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, & CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Lead-free/RoHS-compliant
Si5602
Ordering Information:
See page 8.
Applications
SONET / SDH
xDSL
10 GbE LAN / WAN
Low-jitter clock generation
Optical modules
Clock and data recovery
Pin Assignments:
See page 7.
(Top View)
V
C
1
2
3
6
5
4
V
DD
Description
The Si550 VCXO utilizes Silicon Laboratories’ advanced DSPLL
®
circuitry to
provide a low-jitter clock at high frequencies. The Si550 is available with
any-rate output frequency from 10 to 945 MHz and selected frequencies to
1400 MHz. Unlike traditional VCXO’s where a different crystal is required for
each output frequency, the Si550 uses one fixed crystal to provide a wide
range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In
addition, DSPLL clock synthesis provides superior supply noise rejection,
simplifying the task of generating low-jitter clocks in noisy environments
typically found in communication systems. The Si550 IC-based VCXO is
factory configurable for a wide variety of user specifications, including
frequency, supply voltage, output format, tuning slope, and temperature
stability. Specific configurations are factory programmed at time of shipment,
thereby eliminating long lead times associated with custom oscillators.
OE
GND
CLK–
CLK+
Functional Block Diagram
V
DD
CLK–
CLK+
Fixed
Frequency
XO
Any-rate
10-1400 MHz
DSPLL
®
Clock Synthesis
ADC
Vc
OE
GND
Preliminary Rev. 0.3 4/06
Copyright © 2006 by Silicon Laboratories
Si550
This information applies to a product under development. Its characteristics and specifications are subject to change without notice.
4个压电陶瓷传感器,敲击一个会影响其他传感器,如何判断敲击的是哪个传感器?
4个压电陶瓷传感器分别放置在4个减震器上,减震器放在同一个木板上。 敲击一个传感器会导致其他3个传感器也同时响应。但是其他3个传感器的响应值没有敲击的传感器数值大。 敲击后的余震会导致 ......
lihang99 传感器
诚寻北京地区的软件高手交流
本帖最后由 fengpeiye 于 2014-10-25 21:04 编辑 寻找北京地区的软件高手一起交流,我的QQ:13718779623...
fengpeiye 无线连接
DSP CMD文件 MEMORY PAGE
这个问题困扰了大概一周,源自需要写一份CMD文件语法规则的文档。 问题大致如下: 1.CMD文件中的PAGE0,PAGE1....PAGE n仅仅是方便程序员管理存储空间(在代码风格上),还是不同的page对 ......
彩虹鸟3124 DSP 与 ARM 处理器
怎么将两个相同的电感绕在一个磁环上?
要做一个SEPIC,有两个电感,但是只有一个磁环,应该怎么绕电感?...
U乌 电子竞赛
TI公司的S6700芯片
TI公司的S6700芯片怎么和MSP430连接,知道说下....
xiaoshuo103 无线连接
E金币兑换的图书
215542 从当当网上兑换的图书,很快的就收到了,非常感谢管理员。 ...
zjbwxl 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2823  2528  2860  2257  257  53  37  31  16  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved