电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS43LR16800E-6BLI

产品描述DRAM 128M (8Mx16) 166MHz Industrial Temp
产品类别存储    存储   
文件大小2MB,共42页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
标准
下载文档 详细参数 选型对比 全文预览

IS43LR16800E-6BLI在线购买

供应商 器件名称 价格 最低购买 库存  
IS43LR16800E-6BLI - - 点击查看 点击购买

IS43LR16800E-6BLI概述

DRAM 128M (8Mx16) 166MHz Industrial Temp

IS43LR16800E-6BLI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称ISSI(芯成半导体)
零件包装代码DSBGA
包装说明TFBGA, BGA60,9X10,32
针数60
Reach Compliance Codecompliant
ECCN代码EAR99
访问模式FOUR BANK PAGE BURST
最长访问时间5.5 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)166 MHz
I/O 类型COMMON
交错的突发长度2,4,8,16
JESD-30 代码R-PBGA-B60
JESD-609代码e1
长度10 mm
内存密度134217728 bit
内存集成电路类型DDR DRAM
内存宽度16
功能数量1
端口数量1
端子数量60
字数8388608 words
字数代码8000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织8MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装等效代码BGA60,9X10,32
封装形状RECTANGULAR
封装形式GRID ARRAY, THIN PROFILE, FINE PITCH
峰值回流温度(摄氏度)260
电源1.8 V
认证状态Not Qualified
刷新周期4096
座面最大高度1.1 mm
自我刷新YES
连续突发长度2,4,8,16
最大待机电流0.00003 A
最大压摆率0.09 mA
最大供电电压 (Vsup)1.95 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间40
宽度8 mm
Base Number Matches1

文档预览

下载PDF文档
IS43/46LR16800E
2M
x
16Bits
x
4Banks Mobile DDR SDRAM
Description
The IS43/46LR16800E is 134,217,728 bits CMOS Mobile Double Data Rate Synchronous DRAM organized as 4 banks of 2,097,152 words x
16 bits. This product uses a double-data-rate architecture to achieve high-speed operation. The Data Input/ Output signals are transmitted
on a 16-bit bus. The double data rate architecture is essentially a 2
N
prefetch architecture with an interface designed to transfer two data
words per clock cycle at the I/O pins. This product offers fully synchronous operations referenced to both rising and falling edges of the clock.
The data paths are internally pipelined and 2n-bits prefetched to achieve very high bandwidth. All input and output voltage levels are
compatible with LVCMOS.
LVCMOS
Features
• JEDEC standard 1.8V power supply.
• VDD = 1.8V, VDDQ = 1.8V
• Four internal banks for concurrent operation
• MRS cycle with address key p g
y
y programs
- CAS latency 2, 3 (clock)
- Burst length (2, 4, 8, 16)
- Burst type (sequential & interleave)
• Fully differential clock inputs (CK, /CK)
• All inputs except data & DM are sampled at the rising
edge of the system clock
• Data I/O transaction on both edges of data strobe
• Bidirectional data strobe per byte of data (DQS)
• DM for write masking only
• Edge aligned data & data strobe output
• Center aligned data & data strobe input
• 64ms refresh period (4K cycle)
• Auto & self refresh
• Concurrent Auto Precharge
• Maximum clock frequency up to 166MHZ
q
y p
• Maximum data rate up to 333Mbps/pin
• Special Power Saving supports.
- PASR (Partial Array Self Refresh)
- Auto TCSR (Temperature Compensated Self Refresh)
- Deep Power Down Mode
- Programmable Driver Strength Control by Full Strength
or 1/2, 1/4, 1/8 of Full Strength
• LVCMOS compatible inputs/outputs
• 60-Ball FBGA package
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its
products at any time without notice. ISSI assumes no liability arising out of the application or use of any information, products or services
described herein. Customers are advised to obtain the latest version of this device specification before relying on any published information
and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or
malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or
effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written assurance to
its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Rev. A | April 2010
www.issi.com
- dram@issi.com
1

IS43LR16800E-6BLI相似产品对比

IS43LR16800E-6BLI IS43LR16800E-6BL-TR
描述 DRAM 128M (8Mx16) 166MHz Industrial Temp DRAM 128M (8Mx16) 166MHz Commercial Temp
是否Rohs认证 符合 符合
厂商名称 ISSI(芯成半导体) ISSI(芯成半导体)
Reach Compliance Code compliant compliant
最长访问时间 5.5 ns 5.5 ns
最大时钟频率 (fCLK) 166 MHz 166 MHz
I/O 类型 COMMON COMMON
交错的突发长度 2,4,8,16 2,4,8,16
JESD-30 代码 R-PBGA-B60 R-PBGA-B60
内存密度 134217728 bit 134217728 bit
内存集成电路类型 DDR DRAM DDR DRAM
内存宽度 16 16
端子数量 60 60
字数 8388608 words 8388608 words
字数代码 8000000 8000000
最高工作温度 85 °C 70 °C
组织 8MX16 8MX16
输出特性 3-STATE 3-STATE
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TFBGA FBGA
封装等效代码 BGA60,9X10,32 BGA60,9X10,32
封装形状 RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY, THIN PROFILE, FINE PITCH GRID ARRAY, FINE PITCH
电源 1.8 V 1.8 V
认证状态 Not Qualified Not Qualified
刷新周期 4096 4096
连续突发长度 2,4,8,16 2,4,8,16
最大待机电流 0.00003 A 0.00003 A
最大压摆率 0.09 mA 0.09 mA
标称供电电压 (Vsup) 1.8 V 1.8 V
表面贴装 YES YES
技术 CMOS CMOS
温度等级 INDUSTRIAL COMMERCIAL
端子形式 BALL BALL
端子节距 0.8 mm 0.8 mm
端子位置 BOTTOM BOTTOM
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 282  716  1687  640  1666  27  14  5  22  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved