电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1380BV25-167AI

产品描述Cache SRAM, 512KX36, 3.4ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小808KB,共28页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C1380BV25-167AI概述

Cache SRAM, 512KX36, 3.4ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

CY7C1380BV25-167AI规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991.B.2.A
最长访问时间3.4 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)167 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度18874368 bit
内存集成电路类型CACHE SRAM
内存宽度36
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织512KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
电源2.5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.03 A
最大压摆率0.23 mA
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1380BV25
CY7C1382BV25
512K x 36 / 1M x 18 Pipelined SRAM
Features
Fast clock speed: 200,167, 150, 133 MHz
Provide high-performance 3-1-1-1 access rate
Fast OE access times: 3.0, 3.4, 3.8, 4.2 ns
Optimal for depth expansion
2.5V +5% power supply
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write cycle
Burst control pins (interleaved or linear burst
sequence)
• Automatic power-down available using ZZ mode or CE
deselect
• High-density, high-speed packages
• JTAG boundary scan for BGA packaging version
registers controlled by a positive-edge-triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), burst control
inputs (ADSC, ADSP, and ADV), Write Enables (BWa, BWb,
BWc, BWd and BWE), and Global Write (GW).
Asynchronous inputs include the output enable (OE) and burst
mode control (MODE). The data (DQ
a,b,c,d
) and the data parity
(DQP
a,b,c,d
) outputs, enabled by OE, are also asynchronous.
DQ
a,b,c,d
and DP
a,b,c,d
apply to CY7C1380BV25 and DQ
a,b
and DP
a,b
apply to CY7C1382BV25. a, b, c, d each are eight
bits wide in the case of DQ and one bit wide in the case of DP.
Addresses and chip enables are registered with either address
status processor (ADSP) or address status controller (ADSC)
input pins. Subsequent burst addresses can be internally
generated as controlled by the burst advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed WRITE cycle. WRITE cycles can be one
to four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BWa
controls DQa and DPa. BWb controls DQb and DPb. BWc
controls DQc and DPd. BWd controls DQd-DQd and DPd.
BWa, BWb BWc, and BWd can be active only with BWE being
LOW. GW being LOW causes all bytes to be written. WRITE
pass-through capability allows written data available at the
output for the immediately next Read cycle. This device also
incorporates pipelined enable circuit for easy depth expansion
without penalizing system performance.
All inputs and outputs of the CY7C1380BV25 and the
CY7C1382BV25 are JEDEC-standard JESD8-5-compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1382BV25 and CY7C1380BV25 SRAMs integrate
1,048,576 × 18 and 524,288 × 36 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
internal burst operation. All synchronous inputs are gated by
Selection Guide
200 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Commercial
3.0
280
30
167 MHz
3.4
230
30
150 MHz
3.8
190
30
133 MHz
4.2
160
30
Unit
ns
mA
mA
Cypress Semiconductor Corporation
Document #: 38-05251 Rev. *A
3901 North First Street
San Jose
CA 95134 • 408-943-2600
Revised January 18, 2003
msp430f149中接8M晶振不起振
msp430f149中xin引脚与xout引脚接8M晶振,但是8M晶振不起振 程序是这样的 #include <msp430x14x.h> void main(void){unsigned int i;WDTCTL = WDTPW+WDTHOLD;P5DIR =0X10;P5SEL=0X10;BCS ......
hnhsplj 微控制器 MCU
zigbee中定时器事件
定时器事件(添加步骤) 1,#define SAMPLEAPP_Timeing_MSG_DOOR 0xD1DE //自己添加的 #define SAMPLEAPP_Timeing_MSG_DOORTIMEOUT 5000 2,在任务处理函数中添加这个 if ( event ......
魔术师 无线连接
定时器中断驱动问题
micro2440定时器中断,用定时器1,对应端口没有输出 以下是程序段 //中断IST DWORD TIMER_IST(LPVOID lpParameter) {DWORD dwRes = 0; BOOL bRes = 1; while(1) {dwRes = WaitForSing ......
mymehis 嵌入式系统
如何检查一个驱动dll是否被加载?
我这里碰到的一个问题是,不知道如何确定一个dll是否被系统加载了. 我这里自己想的思路就是: 1.打印串口调试信息,信息打印出来了,就表示加载了. 这个方法相对而言比较简单,但是有的时候 ......
cswer911 嵌入式系统
WINCE上如何做GPRS卡发?
我有个跑WINCE的手持机, 开启GPRS模块后,可以浏览网页了 现在我想用这个GPRS 模块收发信息,还要做哪些工作呢? 是否在WINCE系统中,已经提供了相关的函数了? 还是要借助 GPRS模块本 ......
joe88 嵌入式系统
51单片机串口中断问题
外部中断可以通过给I/O口发一个脉冲,从而进入中断程序中。定时器中断当时间到时可以进入定时器中断程序。我想问进入串口中断程序是需要什么样的触发呢?...
零号天霸 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 926  2858  1412  2092  331  9  22  28  7  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved