电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

A3PE600-2PQ208YES

产品描述FPGA, 38400 CLBS, 1500000 GATES, PQFP208
产品类别半导体    可编程逻辑器件   
文件大小8MB,共160页
制造商Microsemi
官网地址https://www.microsemi.com
下载文档 详细参数 全文预览

A3PE600-2PQ208YES概述

FPGA, 38400 CLBS, 1500000 GATES, PQFP208

现场可编程门阵列, 38400 CLBS, 1500000 门, PQFP208

A3PE600-2PQ208YES规格参数

参数名称属性值
功能数量1
端子数量208
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压1.58 V
最小供电/工作电压1.42 V
额定供电电压1.5 V
加工封装描述28 X 28 MM, 3.40 MM HEIGHT, 0.50 MM PITCH, GREEN, PLASTIC, QFP-208
无铅Yes
欧盟RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状SQUARE
包装尺寸FLATPACK, FINE PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.5000 mm
端子涂层MATTE TIN
端子位置QUAD
包装材料PLASTIC/EPOXY
温度等级INDUSTRIAL
组织38400 CLBS, 1500000 GATES
可配置逻辑模块数量38400
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
等效门电路数量1.50E6

文档预览

下载PDF文档
Revision 15
ProASIC3E Flash Family FPGAs
with Optional Soft ARM Support
DS0098
Features and Benefits
High Capacity
• 600 k to 3 Million System Gates
• 108 to 504 kbits of True Dual-Port SRAM
• Up to 620 User I/Os
Pro (Professional) I/O
700 Mbps DDR, LVDS-Capable I/Os
1.5 V, 1.8 V, 2.5 V, and 3.3 V Mixed-Voltage Operation
Bank-Selectable I/O Voltages—up to 8 Banks per Chip
Single-Ended I/O Standards: LVTTL, LVCMOS 3.3 V /
2.5 V / 1.8 V / 1.5 V, 3.3 V PCI / 3.3 V PCI-X, and LVCMOS
2.5 V / 5.0 V Input
Differential I/O Standards: LVPECL, LVDS, B-LVDS, and
M-LVDS
Voltage-Referenced I/O Standards: GTL+ 2.5 V / 3.3 V, GTL
2.5 V / 3.3 V, HSTL Class I and II, SSTL2 Class I and II, SSTL3
Class I and II
I/O Registers on Input, Output, and Enable Paths
Hot-Swappable and Cold Sparing I/Os
Programmable Output Slew Rate and Drive Strength
Programmable Input Delay
Schmitt Trigger Option on Single-Ended Inputs
Weak Pull-Up/-Down
IEEE 1149.1 (JTAG) Boundary Scan Test
Pin-Compatible Packages across the ProASIC
®
3E Family
Reprogrammable Flash Technology
• 130-nm, 7-Layer Metal (6 Copper), Flash-Based CMOS
Process
• Instant On Level 0 Support
• Single-Chip Solution
• Retains Programmed Design when Powered Off
On-Chip User Nonvolatile Memory
• 1 kbit of FlashROM with Synchronous Interfacing
High Performance
• 350 MHz System Performance
• 3.3 V, 66 MHz 64-Bit PCI
In-System Programming (ISP) and Security
• ISP Using On-Chip 128-Bit Advanced Encryption Standard
(AES) Decryption via JTAG (IEEE 1532–compliant)
• FlashLock
®
Designed to Secure FPGA Contents
Clock Conditioning Circuit (CCC) and PLL
• Six CCC Blocks, Each with an Integrated PLL
• Configurable Phase-Shift, Multiply/Divide, Delay Capabilities
and External Feedback
• Wide Input Frequency Range (1.5 MHz to 350 MHz)
Low Power
• Core Voltage for Low Power
• Support for 1.5-V-Only Systems
• Low-Impedance Flash Switches
SRAMs and FIFOs
• Variable-Aspect-Ratio 4,608-Bit RAM Blocks (×1, ×2, ×4, ×9,
and ×18 organizations available)
• True Dual-Port SRAM (except ×18)
• 24 SRAM and FIFO Configurations with Synchronous Operation
up to 350 MHz
• M1 ProASIC3E Devices—Cortex-M1 Soft Processor Available
with or without Debug
High-Performance Routing Hierarchy
Segmented, Hierarchical Routing and Clock Structure
Ultra-Fast Local and Long-Line Network
Enhanced High-Speed, Very-Long-Line Network
High-Performance, Low-Skew Global Network
Architecture Supports Ultra-High Utilization
ARM
®
Processor Support in ProASIC3E FPGAs
Table 1-1 • ProASIC3E Product Family
ProASIC3E Devices
Cortex-M1 Devices
System Gates
VersaTiles (D-flip-flops)
RAM Kbits (1,024 bits)
4,608-Bit Blocks
FlashROM Kbits
Secure (AES) ISP
CCCs with Integrated PLLs
2
VersaNet Globals
3
I/O Banks
Maximum User I/Os
Package Pins
PQFP
FBGA
1
A3PE600
600,000
13,824
108
24
1
Yes
6
18
8
270
PQ208
FG256, FG484
A3PE1500
M1A3PE1500
1,500,000
38,400
270
60
1
Yes
6
18
8
444
PQ208
FG484, FG676
A3PE3000
M1A3PE3000
3,000,000
75,264
504
112
1
Yes
6
18
8
620
PQ208
FG324
,
FG484, FG896
Notes:
1. Refer to the
Cortex-M1
product brief for more information.
2. The PQ208 package supports six CCCs and two PLLs.
3. Six chip (main) and three quadrant global networks are available.
4. For devices supporting lower densities, refer to the
ProASIC3 Flash Family FPGAs
datasheet.
June 2015
© 2015 Microsemi Corporation
I
自写boot出现问题
如题:我用飞思卡尔的MCF51jm128VHD单片机,自己做了一段boot将用户程序升级到单片机中,但是升级后程序运行速度变慢了,这是怎么回事?有高手可以帮忙吗,感激不尽...
xiphixiongfei NXP MCU
stm32做控制器,Mosfet驱动管,在那个软件里进行仿真比较好?
做无刷直流电机伺服控制,要求是对转速和转矩进行控制,打算采用PID双环控制,在那个软件力进行仿真比较好,便于以后的硬件设计! ...
Knight_杰 电机控制
征求正点原子的STM32F429开发板的raw-os开发者
目前正点原子的STM32F429开发板已经出售,本人应正点原子的要求,特寻求一爱好者在正点原子的STM32F429开发板上移植raw-os并增加一些内核的测试用例,以及书写必要的文档。 奖励如下: 1 移 ......
jorya_txj 嵌入式系统
stm32f407 fsmc 驱动 320×240点tft 偶尔闪烁
基本上,标题都说了问题。 补充一下背景 程序上了 rtx——不过是封装好的,我不用动; 板上倒没啥特别的东西 就是有两路 磁保继电器驱动,但是和 主电源是隔离的。 而且 ......
辛昕 stm32/stm8
关于示波器显示带有直流偏置
248436 各位兄弟姐妹哥哥姐姐叔叔婶婶爷爷奶奶亲朋好友们,我又来蹭吃蹭喝了:Sad:。 如上图,我从信号源输出一组200Hz,幅值为50mv、偏置为零的正弦波信号,可是用示波器测试却发现 正弦波的 ......
dj狂人 测试/测量
Altium Designer16 视频教程
本帖最后由 x1995418 于 2017-6-9 08:57 编辑 分享一个简单入门Altium Designer16 视频教程。 Altium Designer16 视频教程http://i.youku.com/pcb2016 305382 ...
x1995418 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1068  1905  1193  2877  1793  8  28  32  54  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved