电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V70190PFG

产品描述Digital Bus Switch ICs 3.3V 256X256 TIS SWITCH
产品类别半导体    其他集成电路(IC)   
文件大小198KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V70190PFG在线购买

供应商 器件名称 价格 最低购买 库存  
72V70190PFG - - 点击查看 点击购买

72V70190PFG概述

Digital Bus Switch ICs 3.3V 256X256 TIS SWITCH

72V70190PFG规格参数

参数名称属性值
产品种类
Product Category
Digital Bus Switch ICs
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
工作电源电压
Operating Supply Voltage
3.3 V
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-64
系列
Packaging
Tray
Bandwidth4 MHz
高度
Height
1.4 mm
长度
Length
14 mm
最小工作温度
Minimum Operating Temperature
- 40 C
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
90
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
宽度
Width
14 mm
单位重量
Unit Weight
0.012720 oz

文档预览

下载PDF文档
3.3 VOLT TIME SLOT INTERCHANGE
DIGITAL SWITCH
256 x 256
FEATURES:
IDT72V70190
256 x 256 channel non-blocking switching at 2.048 Mb/s
Per-channel variable or constant throughput delay
Automatic identification of ST-BUS
®
/GCI interfaces
Accept 8 serial data streams of 2.048 Mb/s
Automatic frame offset delay measurement
Per-stream frame delay offset programming
Per-channel high impedance output control
Per-channel Processor Mode
Control interface compatible to Intel/Motorola CPUs
Connection memory block programming
Available in 64-pin Thin Plastic Quad Flatpack (TQFP) and
64-pin Small Thin Quad Flatpack (STQFP)
·
3.3V Power Supply
Operating Temperature Range -40°C to +85°C
°
°
3.3V I/O with 5V Tolerant Inputs
DESCRIPTION:
The IDT72V70190 is a non-blocking digital switch that has a capacity of
256 x 256 channels at 2.048 Mb/s. Some of the main features are: program-
mable stream and channel control, Processor Mode, input offset delay and high-
impedance output control.
Per-stream input delay control is provided for managing large multi-chip
switches that transport both voice channel and concatenated data channels. In
addition, input streams can be individually calibrated for input frame offset.
FUNCTIONAL BLOCK DIAGRAM
V
CC
GND
R ESET
ODE
Loopback
RX0
RX1
RX2
RX3
RX4
RX5
RX6
RX7
TX0
Receive
Serial Data
Streams
Data Memory
Output
MUX
Transmit
Serial Data
Streams
Connection
Memory
TX1
TX2
TX3
TX4
TX5
Internal
Registers
TX6
TX7
Timing Unit
Microprocessor Interface
CLK
F0i
FE
IC
AS/ IM DS/
RD
ALE
C S
R/W / A0-A7
D TA
D8-D15/
WR
AD0-AD7
CCO
5717 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The ST-BUS
®
is a trademark of Mitel Corp.
DECEMBER 2004
DSC-5717/5
1
©
2004
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2276  2186  769  1930  1806  36  22  5  18  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved