电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C0852V-133BBCT

产品描述SRAM 3.3V 128Kx36 COM Sync Dual Port SRAM
产品类别存储   
文件大小586KB,共39页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C0852V-133BBCT在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C0852V-133BBCT - - 点击查看 点击购买

CY7C0852V-133BBCT概述

SRAM 3.3V 128Kx36 COM Sync Dual Port SRAM

CY7C0852V-133BBCT规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
Cypress(赛普拉斯)
RoHSNo
Memory Size4 Mbit
Organization128 k x 36
Access Time4.4 ns
Maximum Clock Frequency133 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max300 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
BGA-172
系列
Packaging
Reel
数据速率
Data Rate
SDR
Memory TypeSDR
Moisture SensitiveYes
Number of Ports2
工作温度范围
Operating Temperature Range
0 C to + 70 C
工厂包装数量
Factory Pack Quantity
1000
类型
Type
Synchronous

文档预览

下载PDF文档
CY7C0851V/CY7C0851AV
CY7C0852V/CY7C0852AV
CY7C0853V/CY7C0853AV
FLEx36™ 3.3 V 32 K / 64 K / 128 K / 256 K × 36
Synchronous Dual-Port RAM
FLEx36™ 3.3 V 32 K / 64 K / 128 K / 256 K × 36 Synchronous Dual-Port RAM
Features
Functional Description
The FLEx36™ family includes 2M, 4M, and 9M pipelined,
synchronous, true dual-port static RAMs that are high-speed,
low-power 3.3 V CMOS. Two ports are provided, permitting
independent, simultaneous access to any location in memory.
The result of writing to the same location by more than one port
at the same time is undefined. Registers on control, address, and
data lines allow for minimal setup and hold time.
During a Read operation, data is registered for decreased cycle
time. Each port contains a burst counter on the input address
register. After externally loading the counter with the initial
address, the counter increments the address internally (more
details to follow). The internal Write pulse width is independent
of the duration of the R/W input signal. The internal Write pulse
is self-timed to allow the shortest possible cycle times.
A HIGH on CE
0
or LOW on CE
1
for one clock cycle powers down
the internal circuitry to reduce the static power consumption. One
cycle with chip enables asserted is required to reactivate the
outputs.
Additional features include: readback of burst-counter internal
address value on address lines, counter-mask registers to
control the counter wrap-around, counter interrupt (CNTINT)
flags, readback of mask register value on address lines,
retransmit functionality, interrupt flags for message passing,
JTAG for boundary scan, and asynchronous Master Reset
(MRST).
The CY7C0853V/CY7C0853AV device in this family has limited
features. Please see
Address Counter and Mask Register
Operations on page 9
for details.
For a complete list of related documentation,
click here.
True dual-ported memory cells that allow simultaneous access
of the same memory location
Synchronous pipelined operation
Organization of 2-Mbit, 4-Mbit, and 9-Mbit devices
Pipelined output mode allows fast operation
0.18-micron Complimentary metal oxide semiconductor
(CMOS) for optimum speed and power
High-speed clock to data access
3.3 V low power
Active as low as 225 mA (typ)
Standby as low as 55 mA (typ)
Mailbox function for message passing
Global master reset
Separate byte enables on both ports
Commercial and industrial temperature ranges
IEEE 1149.1-compatible Joint test action group (JTAG)
boundary scan
172-Ball fine-pitch ball grid array (FBGA) (1 mm pitch)
(15 mm × 15 mm)
176-Pin thin quad plastic flatpack (TQFP)
(24 mm × 24 mm × 1.4 mm)
Counter wrap around control
Internal mask register controls counter wrap-around
Counter-interrupt flags to indicate wrap-around
Memory block retransmit operation
Counter readback on address lines
Mask register readback on address lines
Dual chip enables on both ports for easy depth expansion
Product Selection Guide
Density
Part number
Max. speed (MHz)
Max. access time - clock to data (ns)
Typical operating current (mA)
Package
2-Mbit (64 K × 36)
CY7C0851V/CY7C0851AV
167
4.0
225
4-Mbit (128 K × 36)
CY7C0852V/CY7C0852AV
167
4.0
225
9-Mbit (256 K × 36)
CY7C0853V/CY7C0853AV
133
4.7
270
172-ball FBGA
176-pin TQFP, 172-ball FBGA 176-pin TQFP, 172-ball FBGA
Cypress Semiconductor Corporation
Document Number: 38-06070 Rev. *O
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 18, 2015

CY7C0852V-133BBCT相似产品对比

CY7C0852V-133BBCT CY7C0851AV-133AXC
描述 SRAM 3.3V 128Kx36 COM Sync Dual Port SRAM SRAM 3.3V, 64Kx36 Sync Dual Port
产品种类
Product Category
SRAM SRAM
制造商
Manufacturer
Cypress(赛普拉斯) Cypress(赛普拉斯)
RoHS No Details
Memory Size 4 Mbit 2 Mbit
Organization 128 k x 36 64 k x 36
Access Time 4.4 ns 4.4 ns
Maximum Clock Frequency 133 MHz 133 MHz
接口类型
Interface Type
Parallel Parallel
电源电压-最大
Supply Voltage - Max
3.465 V 3.465 V
电源电压-最小
Supply Voltage - Min
3.135 V 3.135 V
Supply Current - Max 300 mA 300 mA
最小工作温度
Minimum Operating Temperature
0 C 0 C
最大工作温度
Maximum Operating Temperature
+ 70 C + 70 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
BGA-172 TQFP-176
数据速率
Data Rate
SDR SDR
Memory Type SDR SDR
Moisture Sensitive Yes Yes
Number of Ports 2 2
工作温度范围
Operating Temperature Range
0 C to + 70 C 0 C to + 70 C
工厂包装数量
Factory Pack Quantity
1000 40
类型
Type
Synchronous Synchronous

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 773  624  925  1679  1657  31  1  2  32  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved