电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EBE11ED8AEFA-5C-E

产品描述1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks)
产品类别存储    存储   
文件大小156KB,共22页
制造商ELPIDA
官网地址http://www.elpida.com/en
标准
下载文档 详细参数 选型对比 全文预览

EBE11ED8AEFA-5C-E概述

1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks)

EBE11ED8AEFA-5C-E规格参数

参数名称属性值
是否Rohs认证符合
厂商名称ELPIDA
零件包装代码DIMM
包装说明DIMM, DIMM240,40
针数240
Reach Compliance Codeunknow
ECCN代码EAR99
访问模式DUAL BANK PAGE BURST
最长访问时间0.5 ns
其他特性AUTO/SELF REFRESH
最大时钟频率 (fCLK)267 MHz
I/O 类型COMMON
JESD-30 代码R-XDMA-N240
内存密度9663676416 bi
内存集成电路类型DDR DRAM MODULE
内存宽度72
功能数量1
端口数量1
端子数量240
字数134217728 words
字数代码128000000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度
组织128MX72
输出特性3-STATE
封装主体材料UNSPECIFIED
封装代码DIMM
封装等效代码DIMM240,40
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
峰值回流温度(摄氏度)260
电源1.8 V
认证状态Not Qualified
刷新周期8192
自我刷新YES
最大压摆率3.465 mA
最大供电电压 (Vsup)1.9 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装NO
技术CMOS
温度等级OTHER
端子形式NO LEAD
端子节距1 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED

文档预览

下载PDF文档
DATA SHEET
1GB Unbuffered DDR2 SDRAM DIMM
EBE11ED8AEFA
(128M words
×
72 bits, 2 Ranks)
Description
The EBE11ED8AEFA is 128M words
×
72 bits, 2 ranks
DDR2 SDRAM unbuffered module, mounting 18 pieces
of 512M bits DDR2 SDRAM sealed in FBGA (µBGA
)
package. Read and write operations are performed at
the cross points of the CK and the /CK. This high-
speed data transfer is realized by the 4 bits prefetch-
pipelined architecture. Data strobe (DQS and /DQS)
both for read and write are available for high speed and
reliable data bus design. By setting extended mode
register, the on-chip Delay Locked Loop (DLL) can be
set enable or disable. This module provides high
density mounting without utilizing surface mount
technology.
Decoupling capacitors are mounted
beside each FBGA (µBGA) on the module board.
Note: Do not push the components or drop the
modules in order to avoid mechanical defects,
which may result in electrical defects.
Features
240-pin socket type dual in line memory module
(DIMM)
PCB height: 30.0mm
Lead pitch: 1.0mm
Lead-free
1.8V power supply
Data rate: 533Mbps/400Mbps (max.)
1.8V (SSTL_18 compatible) I/O
Double-data-rate architecture: two data transfers per
clock cycle
Bi-directional, differential data strobe (DQS and
/DQS) is transmitted/received with data, to be used in
capturing data at the receiver
DQS is edge aligned with data for READs: center-
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge: data
and data mask referenced to both edges of DQS
Four internal banks for concurrent operation
(Component)
Data mask (DM) for write data
Burst lengths: 4, 8
/CAS Latency (CL): 3, 4, 5
Auto precharge operation for each burst access
Auto refresh and self refresh modes
7.8µs average periodic refresh interval
Posted CAS by programmable additive latency for
better command and data bus efficiency
Off-Chip-Driver Impedance Adjustment and On-Die-
Termination for better signal quality
/DQS can be disabled for single-ended Data Strobe
operation
Document No. E0587E20 (Ver.2.0)
Date Published January 2005 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2004-2005

EBE11ED8AEFA-5C-E相似产品对比

EBE11ED8AEFA-5C-E EBE11ED8AEFA
描述 1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks) 1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks)

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1230  7  1956  1817  437  6  13  57  9  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved