电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EBE11ED8AEFA

产品描述1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks)
文件大小156KB,共22页
制造商ELPIDA
官网地址http://www.elpida.com/en
下载文档 选型对比 全文预览

EBE11ED8AEFA概述

1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks)

文档预览

下载PDF文档
DATA SHEET
1GB Unbuffered DDR2 SDRAM DIMM
EBE11ED8AEFA
(128M words
×
72 bits, 2 Ranks)
Description
The EBE11ED8AEFA is 128M words
×
72 bits, 2 ranks
DDR2 SDRAM unbuffered module, mounting 18 pieces
of 512M bits DDR2 SDRAM sealed in FBGA (µBGA
)
package. Read and write operations are performed at
the cross points of the CK and the /CK. This high-
speed data transfer is realized by the 4 bits prefetch-
pipelined architecture. Data strobe (DQS and /DQS)
both for read and write are available for high speed and
reliable data bus design. By setting extended mode
register, the on-chip Delay Locked Loop (DLL) can be
set enable or disable. This module provides high
density mounting without utilizing surface mount
technology.
Decoupling capacitors are mounted
beside each FBGA (µBGA) on the module board.
Note: Do not push the components or drop the
modules in order to avoid mechanical defects,
which may result in electrical defects.
Features
240-pin socket type dual in line memory module
(DIMM)
PCB height: 30.0mm
Lead pitch: 1.0mm
Lead-free
1.8V power supply
Data rate: 533Mbps/400Mbps (max.)
1.8V (SSTL_18 compatible) I/O
Double-data-rate architecture: two data transfers per
clock cycle
Bi-directional, differential data strobe (DQS and
/DQS) is transmitted/received with data, to be used in
capturing data at the receiver
DQS is edge aligned with data for READs: center-
aligned with data for WRITEs
Differential clock inputs (CK and /CK)
DLL aligns DQ and DQS transitions with CK
transitions
Commands entered on each positive CK edge: data
and data mask referenced to both edges of DQS
Four internal banks for concurrent operation
(Component)
Data mask (DM) for write data
Burst lengths: 4, 8
/CAS Latency (CL): 3, 4, 5
Auto precharge operation for each burst access
Auto refresh and self refresh modes
7.8µs average periodic refresh interval
Posted CAS by programmable additive latency for
better command and data bus efficiency
Off-Chip-Driver Impedance Adjustment and On-Die-
Termination for better signal quality
/DQS can be disabled for single-ended Data Strobe
operation
Document No. E0587E20 (Ver.2.0)
Date Published January 2005 (K) Japan
Printed in Japan
URL: http://www.elpida.com
Elpida
Memory, Inc. 2004-2005

EBE11ED8AEFA相似产品对比

EBE11ED8AEFA EBE11ED8AEFA-5C-E
描述 1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks) 1GB Unbuffered DDR2 SDRAM DIMM (128M words x 72 bits, 2 Ranks)
晒照片:一个道路监控工程公司的机房施工照(ZT)
38482 38483 38484...
绿茶 工业自动化与控制
问一个下载镜像的问题:
问一个下载镜像的问题: 使用dnw5.0,PB4.2,ARM2440的板子,不能发广播 Ethernet Boot Loader Configuration: --------------------------------------- 1) IP address: 192.168.1.123 ......
zhaohepi 嵌入式系统
IAR for msp430crack
IAR for msp430crack...
yang592886266 微控制器 MCU
色环电感与其他电感的区别
色环电感 与那种用铜线绕制的电感有什么区别。。。是色环电感的功率比较小吗?...
secondlife110 模拟电子
怎样学习Wince5.0
老师提供了我一台MagincArm2410的实验箱,手头上的资料仅有周立功的《ARM&WinCE实验与实践-基于S3C2410》一本书。书的内容大体浏览了一遍,感觉就是学C++(4.0),我想学习的是,利用该实验箱做 ......
sheji105 嵌入式系统
TI 众多器件之封装库(protel 99se格式 )
TI 众多器件之封装库(protel 99se格式 ) 使用AltiumDesigner软件的可以直接导入, 128164 128166 128163 本帖最后由 qwqwqw2088 于 2013-9-8 15:09 编辑 ]...
qwqwqw2088 PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 437  1757  1813  1839  1674  44  45  50  14  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved