电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVTH162245MEA

产品类别逻辑    逻辑   
文件大小96KB,共9页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 全文预览

74LVTH162245MEA在线购买

供应商 器件名称 价格 最低购买 库存  
74LVTH162245MEA - - 点击查看 点击购买

74LVTH162245MEA规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
零件包装代码SSOP
包装说明SSOP, SSOP48,.4
针数48
Reach Compliance Codecompliant
其他特性WITH DIRECTION CONTROL
控制类型COMMON CONTROL
计数方向BIDIRECTIONAL
系列LVT
JESD-30 代码R-PDSO-G48
JESD-609代码e3
长度15.875 mm
逻辑集成电路类型BUS TRANSCEIVER
最大I(ol)0.064 A
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP48,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup4 ns
传播延迟(tpd)4.6 ns
认证状态Not Qualified
座面最大高度2.74 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)2.7 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术BICMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
翻译N/A
宽度7.495 mm
Base Number Matches1

文档预览

下载PDF文档
74LVT162245 • 74LVTH162245 Low Voltage 16-Bit Transceiver with 3-STATE Outputs and 25: Series Resistors in
A Port Outputs
January 1999
Revised June 2005
74LVT162245 • 74LVTH162245
Low Voltage 16-Bit Transceiver with 3-STATE Outputs
and 25: Series Resistors in A Port Outputs
General Description
The LVT162245 and LVTH162245 contains sixteen non-
inverting bidirectional buffers with 3-STATE outputs and is
intended for bus oriented applications. The device is byte
controlled. Each byte has separate control inputs which
can be shorted together for full 16-bit operation. The T/R
inputs determine the direction of data flow through the
device. The OE inputs disable both the A and B ports by
placing them in a high impedance state.
The LVT162245 and LVTH162245 are designed with
equivalent 25
:
series resistance in both the HIGH and
LOW states on the A Port outputs. This design reduces line
noise in applications such as memory address drivers,
clock drivers, and bus transceivers/transmitters.
The LVTH162245 data inputs include bushold, eliminating
the need for external pull-up resistors to hold unused
inputs.
These non-inverting transceivers are designed for low volt-
age (3.3V) V
CC
applications, but with the capability to pro-
vide a TTL interface to a 5V environment. The LVT162245
and LVTH162245 are fabricated with an advanced
BiCMOS technology to achieve high speed operation simi-
lar to 5V ABT while maintaining a low power dissipation.
Features
s
Input and output interface capability to systems at
5V V
CC
s
Bushold data inputs eliminate the need for external pull-
up resistors to hold unused inputs (74LVTH162245),
also available without bushold feature (74LVT162245).
s
Live insertion/extraction permitted
s
Power Up/Down high impedance provides glitch-free
bus loading
s
A Port outputs include equivalent series resistance of
25
:
making external termination resistors unnecessary
and reducing overshoot and undershoot
s
A Port outputs source/sink
r
12 mA.
B Port outputs source/sink

32 mA/

64 mA
s
Functionally compatible with the 74 series 162245
s
Latch-up performance exceeds 500 mA
s
ESD performance:
Human-body model
!
2000V
Machine model
!
200V
Charged-device model
!
1000V
s
Also packaged in plastic Fine Pitch Ball Grid Array
(FBGA)
Ordering Code:
Order Number
74LVT162245G
(Note 1)(Note 2)
74LVT162245MEA
(Note 2)
74LVT162245MTD
(Note 2)
74LVTH162245G
(Note 1)(Note 2)
74LVTH162245MEA
74LVTH162245MEX
74LVTH162245MTD
74LVTH162245MTX
Package Number
BGA54A
(Preliminary)
MS48A
MTD48
BGA54A
MS48A
MS48A
MTD48
MTD48
Package Description
54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide
48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
54-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide
48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
[TUBE]
48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide
[TAPE and REEL]
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
[TUBE]
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
[TAPE and REEL]
Note 1:
Ordering code “G” indicates Trays.
Note 2:
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2005 Fairchild Semiconductor Corporation
DS012446
www.fairchildsemi.com
低功耗的问题
各位好: 我现在碰到一个问题,是这样的,我用149,带一个LCD屏,我只要一执行LCD打开函数,电流就会达到1点几个毫安,如果不执行LCD打开函数就几个微安。 另外,我做了如下测试:我执 ......
xingcard 微控制器 MCU
高通滤波的部分怎么总是衰减啊 求指教
354159中间低通串高通滤波的部分 高通输出总是衰减怎么回事啊。怎么改?我频率输入范围是1kHZ到600kHZ ...
xxnhqw 模拟电子
热门设计文章抢先下载拉!
特定人语音识别技术在汽车控制上的应用 DVD处理器ES60X8在汽车音响系统中的设计 汽车运行状况图像监测系统的设计...
kandy2059 汽车电子
程序
好久没写过程序了,,,突然让写 心里发慌。 本帖最后由 zixialong 于 2012-10-27 09:30 编辑 ]...
zixialong 51单片机
AD8602构成运算电路
输入电压在-3到3v之间,经过运放供给DSPADC模块,我的想法是输入电压经过电压跟随有源滤波后,再利用差分放大电路,5v或3.3v供电,uo=1/2*(3.3-uin),不知道此方案可不可行,求大神指点 ...
dsp爱好者 模拟电子
activesync连接问题,没有USB cable选项
我的CE系统控制面板里->网络拨号连接里->选择设备选项里只有serial cabel而没有USB cabel这项,但我现在想用USB线来同步,请问如何解决,是不是在定植OS的时候添加某个特征 或者改注册表,如何 ......
xrg0228 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2381  2563  1010  2174  1494  34  5  4  14  57 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved