电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V84L15PAG8

产品描述FIFO 3.3V DUAL 4K X 9 ASYNC FI
产品类别存储   
文件大小279KB,共12页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72V84L15PAG8在线购买

供应商 器件名称 价格 最低购买 库存  
72V84L15PAG8 - - 点击查看 点击购买

72V84L15PAG8概述

FIFO 3.3V DUAL 4K X 9 ASYNC FI

72V84L15PAG8规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
封装 / 箱体
Package / Case
TSSOP-56
系列
Packaging
Reel
高度
Height
1 mm
长度
Length
14 mm
工厂包装数量
Factory Pack Quantity
2000
宽度
Width
6.1 mm
单位重量
Unit Weight
0.026103 oz

文档预览

下载PDF文档
3.3 Volt CMOS DUAL ASYNCHRONOUS FIFO
DUAL 512 x 9, DUAL 1,024 x 9
DUAL 2,048 x 9, DUAL 4,096 X 9
DUAL 8,192 X 9
IDT72V81
IDT72V82
IDT72V83
IDT72V84
IDT72V85
FEATURES:
The IDT72V81 is equivalent to two IDT72V01 - 512 x 9 FIFOs
The IDT72V82 is equivalent to two IDT72V02 - 1,024 x 9 FIFOs
The IDT72V83 is equivalent to two IDT72V03 - 2,048 x 9 FIFOs
The IDT72V84 is equivalent to two IDT72V04 - 4,096 x 9 FIFOs
The IDT72V85 is equivalent to two IDT72V05 - 8,192 x 9 FIFOs
Low power consumption
— Active: 330 mW (max.)
— Power-down: 18 mW (max.)
Ultra high speed—15 ns access time
Asynchronous and simultaneous read and write
Offers optimal combination of data capacity, small foot print
and functional flexibility
Ideal for bidirectional, width expansion, depth expansion, bus-
matching, and data sorting applications
Status Flags: Empty, Half-Full, Full
Auto-retransmit capability
High-performance CMOS™ technology
Space-saving TSSOP package
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V81/72V82/72V83/72V84/72V85 are dual-FIFO memories that
load and empty data on a first-in/first-out basis. These devices are functional and
compatible to two IDT72V01/72V02/72V03/72V04/72V05 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins. The devices use Full and Empty flags to prevent data overflow and
underflow and expansion logic to allow for unlimited expansion capability in both
word size and depth.
The reads and writes are internally sequential through the use of ring
pointers, with no address information required to load and unload data. Data
is toggled in and out of the devices through the use of the Write (W) and Read
(R) pins.
The devices utilize a 9-bit wide data array to allow for control and parity
bits at the user’s option. This feature is especially useful in data communications
applications where it is necessary to use a parity bit for transmission/reception
error checking. It also features a Retransmit (RT) capability that allows for reset
of the read pointer to its initial position when
RT
is pulsed low to allow for
retransmission from the beginning of data. A Half-Full Flag is available in the
single device mode and width expansion modes.
These FIFOs are fabricated using high-speed CMOS technology. They are
designed for those applications requiring asynchronous and simultaneous
read/writes in multiprocessing and rate buffer applications.
FUNCTIONAL BLOCK DIAGRAM
DATA INPUTS
(DA
0
-DA
8
)
WA
WRITE
CONTROL
WRITE
POINTER
THREE-
STATE
BUFFERS
RSA
WB
WRITE
CONTROL
WRITE
POINTER
DATA INPUTS
(DB
0
-DB
8
)
RSB
RAM
ARRAY A
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
READ
POINTER
RAM
ARRAY A
512 x 9
1,024 x 9
2,048 x 9
4,096 x 9
8,192 x 9
READ
POINTER
THREE-
STATE
BUFFERS
RA
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
READ
CONTROL
FLAG
LOGIC
EXPANSION
LOGIC
RESET
LOGIC
XIA
XOA/HFA
FFA
EFA
DATA
OUTPUTS
(QA
0
-QA
8
)
FLA/RTA
RB
XIB
XOB/HFB
FFB
EFB
DATA
OUTPUTS
(QB
0
-QB
8
)
FLB/RTB
3966 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The AsyncFIFO™ is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
JUNE 2012
DSC-3966/5
©
2012 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
灵动微MM32下载程序报错说明解决方案
程序是为实现特定目标或解决特定问题而用计算机语言编写的命令序列的集合。程序即完成某一件事或者是某一项工作所进行的步骤。程序具有很强的次序性和条理性,是完成一项工作所通用的方式及步骤 ......
TEL18688947970 stm32/stm8
在VS2005+PB60下编译WinCE60的BSP,怎么把Cellcore.dll加进来
在VS2005+PB60下编译WinCE60的BSP,怎么把Cellcore.dll加进来? 在Mini2440的BSP工程下的Catalog items view窗口下给 Mini2440\Core OS\CEBASE\Communication Services and Networking\Cellu ......
coldra 嵌入式系统
双十二限时优惠 | 泰克年终回馈,示波器三阶升级!
450352 OMG!2019进入倒计时了! 那...「年终回馈」也该闪现啦 一年一度的年终回馈又来了 重磅开启!多重升级享不停! @所有工程师~组队打卡去咯 泰克年终回馈 ......
eric_wang 综合技术交流
【晒经典】LED手电筒升压电路,简单就是美!(1、2季)
本帖最后由 dontium 于 2015-1-23 12:45 编辑 LED手电筒现在是越来越普遍,原因很多节能、高亮、寿命长。。。 但是其中的电路结构可不是大家想象的那么小儿科,其中还需要一些辅助电路才能 ......
zgjxncytl 能源基础设施
在Pocket PC 设备上用C#如何获取手机的信号和手机的电量????
平台:VS2005 + ComponentOne for Mobile +MSDN2005+Mobile 5.0 SDK 我是个新手,最近正在做一个手机项目 请问如何用C#获取手机的信号和手机的电量? 用到哪些方法和属性可以办到呀?最 ......
yswlmike 嵌入式系统
stc资料
本帖最后由 paulhyde 于 2014-9-15 08:56 编辑 常用的几款stc ...
220314 电子竞赛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1852  1924  210  1461  1221  45  15  30  58  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved