电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V3613L20PF8

产品描述FIFO 64 x 36 SyncFIFO, 3.3V
产品类别存储   
文件大小412KB,共25页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

72V3613L20PF8在线购买

供应商 器件名称 价格 最低购买 库存  
72V3613L20PF8 - - 点击查看 点击购买

72V3613L20PF8概述

FIFO 64 x 36 SyncFIFO, 3.3V

72V3613L20PF8规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
封装 / 箱体
Package / Case
TQFP-120
系列
Packaging
Reel
高度
Height
1.4 mm
长度
Length
14 mm
工厂包装数量
Factory Pack Quantity
750
宽度
Width
14 mm

文档预览

下载PDF文档
3.3 VOLT CMOS CLOCKED FIFO WITH
BUS-MATCHING AND BYTE SWAPPING
64 x 36
FEATURES:
IDT72V3613
64 x 36 storage capacity FIFO buffering data from Port A to Port B
Supports clock frequencies up to 67MHz
Fast access times of 10ns
Free-running CLKA and CLKB may be asynchronous or
coincident (permits simultaneous reading and writing of data on
a single clock edge)
Mailbox bypass registers in each direction
Dynamic Port B bus sizing of 36 bits (long word), 18 bits (word),
and 9 bits (byte)
Selection of Big- or Little-Endian format for word and byte bus
sizes
Three modes of byte-order swapping on Port B
Programmable Almost-Full and Almost-Empty flags
Microprocessor interface control logic
FF
,
AF
flags synchronized by CLKA
EF
,
AE
flags synchronized by CLKB
Passive parity checking on each Port
Parity Generation can be selected for each Port
Available in space saving 120-pin thin quad flat package (TQFP)
Green parts available, see ordering information
DESCRIPTION:
The IDT72V3613 is designed to run off a 3.3V supply for exceptionally low-
power consumption. This device is a monolithic, high-speed, low-power,
CMOS synchronous (clocked) FIFO memory which supports clock frequencies
up to 67 MHz and has read-access times as fast as 10 ns. The 64 x 36 dual-
port SRAM FIFO buffers data from port A to port B. The FIFO operates in IDT
Standard mode and has flags to indicate empty and full conditions, and two
programmable flags, Almost-Full (AF) and Almost-Empty (AE), to indicate when
a selected number of words is stored in memory. FIFO data on port B can be
output in 36-bit, 18-bit, and 9-bit formats with a choice of Big- or Little-Endian
configurations. Three modes of byte-order swapping are possible with any bus-
size selection. Communication between each port can bypass the FIFO via two
FUNCTIONAL BLOCK DIAGRAM
CLKA
CSA
W/RA
ENA
MBA
Port-A
Control
Logic
Parity
Gen/Check
MBF1
PEFB
PGB
Bus-Matching and
Output
Byte Swapping
Register
RST
ODD/
EVEN
Mail 1
Register
Parity
Generation
Input
Register
Device
Control
RAM ARRAY
64 x 36
Output
Register
36
64 x 36
36
Write
Pointer
FF
AF
FIFO
Read
Pointer
B
0
- B
35
EF
AE
CLKB
CSB
W/RB
ENB
BE
SIZ0
SIZ1
SW0
SW1
Status Flag
Logic
FS
0
FS
1
A
0
- A
35
PGA
PEFA
MBF2
Programmable
Flag Offset
Registers
Port-B
Port-B
Control
Control
Logic
Logic
Parity
Gen/Check
Mail 2
Register
4661 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL TEMPERATURE RANGE
1
JANUARY 2014
DSC-4661/5
©2014
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

72V3613L20PF8相似产品对比

72V3613L20PF8 72V3613L12PF 72V3613L20PF
描述 FIFO 64 x 36 SyncFIFO, 3.3V FIFO 64 x 36 SyncFIFO, 3.3V FIFO 64 x 36 SyncFIFO, 3.3V
产品种类
Product Category
FIFO FIFO FIFO
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
封装 / 箱体
Package / Case
TQFP-120 TQFP-120 TQFP-120
高度
Height
1.4 mm 1.4 mm 1.4 mm
长度
Length
14 mm 14 mm 14 mm
宽度
Width
14 mm 14 mm 14 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1837  1108  1818  398  1399  4  12  57  54  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved