电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74VHC02N

产品类别逻辑    逻辑   
文件大小281KB,共9页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 全文预览

74VHC02N在线购买

供应商 器件名称 价格 最低购买 库存  
74VHC02N - - 点击查看 点击购买

74VHC02N规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
零件包装代码DIP
包装说明DIP, DIP14,.3
针数14
Reach Compliance Codecompliant
系列AHC/VHC
JESD-30 代码R-PDIP-T14
长度19.18 mm
负载电容(CL)50 pF
逻辑集成电路类型NOR GATE
最大I(ol)0.008 A
功能数量4
输入次数2
端子数量14
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料PLASTIC/EPOXY
封装代码DIP
封装等效代码DIP14,.3
封装形状RECTANGULAR
封装形式IN-LINE
包装方法RAIL
峰值回流温度(摄氏度)NOT SPECIFIED
电源2/5.5 V
Prop。Delay @ Nom-Sup8.5 ns
传播延迟(tpd)13 ns
认证状态Not Qualified
施密特触发器NO
座面最大高度5.08 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)2 V
标称供电电压 (Vsup)3.3 V
表面贴装NO
技术CMOS
温度等级INDUSTRIAL
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
74VHC02 — Quad 2-Input NOR Gate
December 2007
74VHC02
Quad 2-Input NOR Gate
Features
High Speed: t
PD
=
3.6ns (Typ.) at V
CC
=
5V
Low power dissipation: I
CC
=
2µA (Max.) at T
A
=
25°C
High noise immunity: V
NIH
=
V
NIL
=
28% V
CC
(Min.)
Power down protection is provided on all inputs
Low noise: V
OLP
=
0.8V (Max.)
Pin and function compatible with 74HC02
General Description
The VHC02 is an advanced high-speed CMOS 2-Input
NOR Gate fabricated with silicon gate CMOS technol-
ogy. It achieves the high-speed operation similar to
equivalent Bipolar Schottky TTL while maintaining the
CMOS low power dissipation. The internal circuit is
composed of 3 stages, including buffer output, which
provide high noise immunity and stable output. An input
protection circuit insures that 0V to 7V can be applied to
the input pins without regard to the supply voltage. This
device can be used to interface 5V to 3V systems and
two supply systems such as battery backup. This circuit
prevents device destruction due to mismatched supply
and input voltages.
Ordering Information
Order Number
74VHC02M
74VHC02SJ
74VHC02MTC
Package
Number
M14A
M14D
MTC14
Package Description
14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150"
Narrow
14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153,
4.4mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
All packages are lead free per JEDEC: J-STD-020B standard.
©1992 Fairchild Semiconductor Corporation
74VHC02 Rev. 1.4.0
www.fairchildsemi.com

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1543  1245  2753  1781  966  52  10  46  28  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved