电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74HCT573PW112

产品类别半导体    逻辑   
文件大小796KB,共20页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
下载文档 详细参数 选型对比 全文预览

74HCT573PW112在线购买

供应商 器件名称 价格 最低购买 库存  
74HCT573PW112 - - 点击查看 点击购买

74HCT573PW112规格参数

参数名称属性值
产品种类
Product Category
Latches
制造商
Manufacturer
NXP(恩智浦)
RoHSDetails
Number of Circuits8 Circuit
Logic TypeTTL
Logic FamilyHCT
PolarityNon-Inverting
Quiescent Current8 uA
Number of Output Lines8 Line
High Level Output Current- 6 mA
传播延迟时间
Propagation Delay Time
17 ns
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C
封装 / 箱体
Package / Case
TSSOP-20
系列
Packaging
Tube
FunctionTransparent
高度
Height
0.95 mm
长度
Length
6.6 mm
安装风格
Mounting Style
SMD/SMT
Number of Channels8 Channels
Number of Input Lines8 Line
工作电源电压
Operating Supply Voltage
5 V
输出类型
Output Type
3-State
Reset TypeNo Reset
工厂包装数量
Factory Pack Quantity
1875
类型
Type
D-Type
宽度
Width
4.5 mm
单位重量
Unit Weight
0.006737 oz

文档预览

下载PDF文档
74HC573; 74HCT573
Octal D-type transparent latch; 3-state
Rev. 7 — 4 March 2016
Product data sheet
1. General description
The 74HC573; 74HCT573 is an 8-bit D-type transparent latch with 3-state outputs. The
device features latch enable (LE) and output enable (OE) inputs. When LE is HIGH, data
at the inputs enter the latches. In this condition the latches are transparent, a latch output
will change each time its corresponding D-input changes. When LE is LOW the latches
store the information that was present at the inputs a set-up time preceding the
HIGH-to-LOW transition of LE. A HIGH on OE causes the outputs to assume a
high-impedance OFF-state. Operation of the OE input does not affect the state of the
latches. Inputs include clamp diodes. This enables the use of current limiting resistors to
interface inputs to voltages in excess of V
CC
.
2. Features and benefits
Input levels:
For 74HC573: CMOS level
For 74HCT573: TTL level
Inputs and outputs on opposite sides of package allowing easy interface with
microprocessors
Useful as input or output port for microprocessors and microcomputers
3-state non-inverting outputs for bus-oriented applications
Common 3-state output enable input
Multiple package options
Complies with JEDEC standard no. 7 A
ESD protection:
HBM JESD22-A114F exceeds 2 000 V
MM JESD22-A115-A exceeds 200 V
Specified from
40 C
to +85
C
and from
40 C
to +125
C

74HCT573PW112相似产品对比

74HCT573PW112 74HCT573N652
描述
产品种类
Product Category
Latches Latches
制造商
Manufacturer
NXP(恩智浦) NXP(恩智浦)
RoHS Details Details
Number of Circuits 8 Circuit 8 Circuit
Logic Type TTL D-Type Latch
Logic Family HCT 74HCT
Polarity Non-Inverting Non-Inverting
Quiescent Current 8 uA 8 uA
Number of Output Lines 8 Line 8 Line
High Level Output Current - 6 mA - 6 mA
传播延迟时间
Propagation Delay Time
17 ns 17 ns
电源电压-最大
Supply Voltage - Max
5.5 V 5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V 4.5 V
最小工作温度
Minimum Operating Temperature
- 40 C - 40 C
最大工作温度
Maximum Operating Temperature
+ 125 C + 125 C
封装 / 箱体
Package / Case
TSSOP-20 PDIP-20
系列
Packaging
Tube Tube
Function Transparent Transparent
高度
Height
0.95 mm 3.2 mm
长度
Length
6.6 mm 26.92 mm
安装风格
Mounting Style
SMD/SMT Through Hole
Number of Channels 8 Channels 8 Channels
Number of Input Lines 8 Line 10 Line
工作电源电压
Operating Supply Voltage
5 V 4.5 V to 5.5 V
输出类型
Output Type
3-State 3-State
Reset Type No Reset No Reset
工厂包装数量
Factory Pack Quantity
1875 720
类型
Type
D-Type D-Type
宽度
Width
4.5 mm 6.4 mm
单位重量
Unit Weight
0.006737 oz 0.079719 oz

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 891  1486  2291  288  2076  13  23  9  36  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved