电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72205LB15JI

产品描述FIFO 256 x 18 SyncFIFO, 5.0V
产品类别存储   
文件大小327KB,共16页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72205LB15JI在线购买

供应商 器件名称 价格 最低购买 库存  
72205LB15JI - - 点击查看 点击购买

72205LB15JI概述

FIFO 256 x 18 SyncFIFO, 5.0V

72205LB15JI规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
封装 / 箱体
Package / Case
PLCC-68
系列
Packaging
Tray
高度
Height
3.63 mm
长度
Length
24 mm
工厂包装数量
Factory Pack Quantity
18
宽度
Width
24 mm

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2013
DSC-2766/3
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
emwin源文件在segger官网可以下载到吗
最近要移植emwin到STM32F4上,ST源码包带的STemwin的文件是不全的,在 segger官网里面逛了一圈发现都是对emwin的特性说明,没有看到下载地址,所以就是想问一下segger官网能不能下载emwin源文件 ......
zhoulei88 实时操作系统RTOS
给大学电子信息工程专业学生的一些建议。。。
本人今年大二了,在大学的专业是电子信息工程专业,当初报这个专业是考虑到今后的工作可能会比较好找些,但是看到现在的形势后,对于今后的前途很迷茫,而且我们学校的这个专业的实力又很一 ......
mapleyang 嵌入式系统
/bin/sh: error while loading shared libraries: /usr/local/arm/2.95.3/arm-linux/l
/bin/sh: error while loading shared libraries: /usr/local/arm/2.95.3/arm-linux/lib/libdl.so.2: ELF file OS ABI invalid 这是 安装QT环境时出现错误 应该怎么改啊...
kaixiongwu Linux开发
msp430f149控制SPI口的问题
msp430f149的双SPI口都接了外围,USB读取芯片和24l01无线模块,单独对这两个外围进行调试时候,SPI口的波特率设为2-4M都没问题,然而进行联调时,接24l01的SPI口波特率只有设置为9600,系统才可 ......
kaka0202 微控制器 MCU
ActiveDeviceEx()动态加载驱动问题
ActiveDeviceEx()动态加载驱动,需要我在调用该函数之前在注册表HKEY_LOCAL_MACHINE\Drivers\Builtin\中添家驱动的配置项。 为了避免自己写程序去写注册表,能否在progect.reg中添家对注册表的 ......
asinc 嵌入式系统
【招聘】射频、芯片、工程师
某科技公司招聘 【可全职、可兼职】 1、负责射频、微波、毫米波集成电路芯片的设计; 2、负责射频收发机电路(LNA/PA/MIXER/VCO等)的测试和应用开发; 3、针对MMIC进行设计及仿真; 4、能 ......
芯2020 求职招聘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1843  2813  997  165  2722  14  10  47  9  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved