电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72205LB10J8

产品描述FIFO 1K X 18 FIFO SYNCHRONOUS
产品类别存储   
文件大小327KB,共16页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

72205LB10J8在线购买

供应商 器件名称 价格 最低购买 库存  
72205LB10J8 - - 点击查看 点击购买

72205LB10J8概述

FIFO 1K X 18 FIFO SYNCHRONOUS

72205LB10J8规格参数

参数名称属性值
产品种类
Product Category
FIFO
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
封装 / 箱体
Package / Case
PLCC-68
系列
Packaging
Reel
高度
Height
3.63 mm
长度
Length
24 mm
工厂包装数量
Factory Pack Quantity
250
宽度
Width
24 mm
单位重量
Unit Weight
0.171777 oz

文档预览

下载PDF文档
CMOS SyncFIFO
TM
256 x 18, 512 x 18, 1,024 x 18,
2,048 x 18, and 4,096 x 18
IDT72205LB, IDT72215LB,
IDT72225LB, IDT72235LB,
IDT72245LB
FEATURES:
256 x 18-bit organization array (IDT72205LB)
512 x 18-bit organization array (IDT72215LB)
1,024 x 18-bit organization array (IDT72225LB)
2,048 x 18-bit organization array (IDT72235LB)
4,096 x 18-bit organization array (IDT72245LB)
10 ns read/write cycle time
Empy and Full flags signal FIFO status
Easy expandable in depth and width
Asynchronous or coincident read and write clocks
Programmable Almost-Empty and Almost-Full flags with
default settings
Half-Full flag capability
Dual-Port zero fall-through time architecture
Output enable puts output data bus in high-impedence state
High-performance submicron CMOS technology
Available in a 64-lead thin quad flatpack (TQFP/STQFP)
and plastic leaded chip carrier (PLCC)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
write controls. These FIFOs are applicable for a wide variety of data buffering
needs, such as optical disk controllers, Local Area Networks (LANs), and
interprocessor communication.
These FIFOs have 18-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and an input enable pin (WEN). Data is read
into the synchronous FIFO on every clock when
WEN
is asserted. The output
port is controlled by another clock pin (RCLK) and another enable pin (REN).
The read clock can be tied to the write clock for single clock operation or the
two clocks can run asynchronous of one another for dual-clock operation. An
Output Enable pin (OE) is provided on the read port for three-state control of
the output.
The synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF),
and two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF). The
offset loading of the programmable flags is controlled by a simple state machine,
and is initiated by asserting the Load pin (LD). A Half-Full flag (HF) is available
when the FIFO is used in a single device configuration.
These devices are depth expandable using a Daisy-Chain technique. The
XI
and
XO
pins are used to expand the FIFOs. In depth expansion configu-
ration, First Load (FL) is grounded on the first device and set to HIGH for all
other devices in the Daisy Chain.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB is fabricated
using high-speed submicron CMOS technology.
The IDT72205LB/72215LB/72225LB/72235LB/72245LB are very high
speed, low-power First-In, First-Out (FIFO) memories with clocked read and
FUNCTIONAL BLOCK DIAGRAM
WCLK
D0-D17
INPUT REGISTER
OFFSET REGISTER
WRITE CONTROL
LOGIC
WRITE POINTER
RAM ARRAY
256 x 18, 512 x 18
1,024 x 18, 2,048 x 18
4,096 x 18
FLAG
LOGIC
/(
READ POINTER
READ CONTROL
LOGIC
)
(
)/
EXPANSION LOGIC
OUTPUT REGISTER
RESET LOGIC
Q0-Q17
RCLK
2766 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. SyncFIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
MARCH 2013
DSC-2766/3
©2013
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
小梅哥和你一起深入学习FPGA之基于串口猎人虚拟示波器
大家好,久违了。前段时间小梅哥一直在公司进行资料的整理优化。每天都很忙,所以好久都没来论坛上了。今天,终于抽出点儿时间,再来论坛上,分享我前段时间做的一个基于串口猎人的数据采集 ......
小梅哥 FPGA/CPLD
在PCB外围,搞一圈没有网络的圈,会不会起到一定的屏蔽作用呢
最近在想,如果在PCB外围搞一圈没有网络的线,会不会有一定的屏蔽外界干扰的作用。 就像加了一圈屏蔽罩。...
l0700830216 PCB设计
自己做的3D打印机
辞职了没事干,做了几台打印机... 想做的有清单,自己买物料搞一个,DIY好帮手啊! 嘎嘎 http://pan.baidu.com/s/1kT9uxRT 不知道为啥机器图发不上来! 大家看清单上的吧! ...
waldardo DIY/开源硬件专区
按钮添加图片 EVC
我在按钮上添加了个图片,但是运行到PDA里却是黑色的不知道什么原因啊? m_Button1.SetIcon(IDI_ICON1,IDI_ICON3); ...
xtaccount 嵌入式系统
菜鸟咨询入门问题
初次接触嵌入式系统,希望各位大侠能指点迷津,介绍一些经典的入门书籍和相关的前续课程,多谢多谢!...
woshi 嵌入式系统
GPIB总线的(IEEE488)通信问题
据说买GPIB卡带的时候会带一个.dll 和 VB,VC 等常用编程软件的例程 大家有吗?随意一个厂商GPIB卡,只要带例程就行给我发一下,我研究下 e-mail:cyd411@163.com qq:7726158...
cecilecheung 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2158  2759  1861  1580  1426  11  13  2  4  47 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved