电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

EQCO125X40C1T-I/8EX

产品描述完全版 驱动器 1/1 16-QFN(4x4)
产品类别半导体    接口 IC   
制造商Microchip(微芯科技)
官网地址https://www.microchip.com
标准
下载文档 详细参数 全文预览

EQCO125X40C1T-I/8EX概述

完全版 驱动器 1/1 16-QFN(4x4)

EQCO125X40C1T-I/8EX规格参数

参数名称属性值
类别
厂商名称Microchip(微芯科技)
系列Automotive, AEC-Q100
包装卷带(TR)剪切带(CT)Digi-Reel® 得捷定制卷带
类型驱动器
驱动器/接收器数1/1
双工完全版
数据速率12.5Gbps
电压 - 供电1.25V
工作温度-40°C ~ 85°C
安装类型表面贴装型
封装/外壳16-VQFN 裸露焊盘
供应商器件封装16-QFN(4x4)
基本产品编号EQCO125X40

文档预览

下载PDF文档
®
EQCO125X40 Family
12.5 Gbps Asymmetric Equalizer/Driver/Repeater Product Brief
Features
• Equalizer for up to 40 m of coaxial cable at
12.5 Gbps or 130 m at 1.25 Gbps over a single
Belden 1694A coax cable
• Same chip used at Device (Camera) and Host
(Frame Grabber) for asymmetric full-duplex
communication
• Lower Cost version EQCO125T40 for Device
(Camera) side only
• Cable types supported are 75
coax, 50
coax,
and 100
STP (Shielded Twisted Pair)
• Simultaneous signaling over a single cable:
-
Up to 12.5 Gbps downlink
-
21 or 42 Mbps uplink
-
Power over Coax
• Can also be used as a stand-alone cable repeater
with simultaneous power, downlink and uplink
over a single cable
• Integrated termination resistors for differential
signaling
• CDR (Clock-Data Recovery) restores signal
integrity in both directions
• Both Uplink and Downlink include equalizer, CDR
and Cable driver (see
Figure 1-2)
• Reference-clock free operation (no crystal or
clock needed)
• Low power consumption / single supply @ 1.25 V
• 16-pin, 0.65 mm pin pitch, 4 mm QFN package
• Small PCB footprint for EQCO125X40 Family with
few off-chip components
• Industrial temperature range
• Pb-free and RoHS compliant
is received by an auto-adaptive equalizer that compen-
sates for higher-frequency losses in the preceding
channel. A reference-less Clock-Data Recovery (CDR)
subsequently self-adapts to the incoming bit-rate and
resets the jitter back to a low value for maintaining sig-
nal integrity. A cable driver launches this clean signal
back onto a cable or PCB trace pair. When placed in
series as a repeater, a signal can travel through several
EQCO125X40 Family devices to the destination. The
EQCO125X40 CDR restores signal integrity at each
link along the way.
The high-speed direction (or downlink) has a simulta-
neous
complementary
uplink,
operating
at
20.833 Mbps or 41.666 Mbps 8b/10b coded signaling.
This uplink also includes an equalizer, a reference-less
CDR and a cable driver, operating with a transparent
full-duplex and self-adaptive downlink.
The EQCO125X40 Family can be used as a CoaX-
Press transmitter inside a camera, as a CoaXPress
receiver inside a frame grabber and as a CoaXPress
repeater inside an active coax cable or link. It can also
be used as a generic high-speed signaling transport for
any 8b/10b application. In general it can be regarded as
an ideal means for using the high bit-rate ports on an
FPGA in real-world applications. This allows the high-
speed signal to get an increase in signal integrity along
its signaling path at strategic places: e.g. when chang-
ing the signaling nature from single-ended to differen-
tial or vice-versa, after long runs of cable, or recovering
the signal from skin effect and/or dielectric losses. The
CDR resets accumulated jitter due to small impedance
mismatches, non-ideal connectors, PCB-vias, etc., and
yields better signal integrity. This is also useful when
the signal chain includes an optical link.
Applications
• CoaXPress compliant systems, supports all
CoaXPress standards and speeds
• Links for high-definition Cameras
• Links between FPGAs
• High-speed capture cards over long cable lengths
• Machine Vision, Military, Aerospace, Medical,
Broadcast and Surveillance cameras, Intelligent
Traffic Systems
• When a single cable carrying power, video data
and camera control stream is needed
TYPICAL LINK PERFORMANCE
Typical maximum cable length
for Belden (m)
Bit-rate (Gbps) 1694A 4694R 4855R 4731R
1.25
2.5
3.125
5
6.25
10
12.5
130
110
100
65
55
40
40
137
118
108
70
60
45
45
75
64
60
40
33
24
24
210
180
160
105
90
65
65
General Description
The EQCO125X40 is a single chip (equalizer, driver,
reclocker) that repeats high-speed 8b/10b coded data
signals with a downstream bit-rate between 1.25 to
12.5 Gbps. From a cable or PCB trace pair, the signal
2020 Microchip Technology Inc.
JULY 2020
DS60001589D - page 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2727  2415  1971  2434  2552  55  49  40  50  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved