电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

PT7V4050GACCA17.920/17.184

产品描述PLL/Frequency Synthesis Circuit,
产品类别模拟混合信号IC    信号电路   
文件大小156KB,共7页
制造商Pericom Semiconductor Corporation (Diodes Incorporated)
官网地址https://www.diodes.com/
下载文档 详细参数 选型对比 全文预览

PT7V4050GACCA17.920/17.184概述

PLL/Frequency Synthesis Circuit,

PT7V4050GACCA17.920/17.184规格参数

参数名称属性值
Objectid113602826
包装说明,
Reach Compliance Codeunknown
ECCN代码EAR99

文档预览

下载PDF文档
Data Sheet
PT7V4050
PLL with quartz stabilized VCXO
|||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
Features
PLL with quartz stabilized VCXO
Loss of signals alarm
Return to nominal clock upon LOS
Input data rates from 8 kb/s to 65 Mb/s
Tri-state output
User defined PLL loop response
NRZ data compatible
Single +5.0V power supply
Description
The device is composed of a phase-lock loop with an
integrated VCXO for use in clock recovery, data re-
timing, frequency translation and clock smoothing
applications in telecom and datacom systems.
Crystal Frequencies Supported: 12.000~50.000 MHz.
Block Diagram
CLKIN
DATAIN
HIZ
Phase Detector &
Loss Of Signal
Circuit
RCLK
RDATA
LOS
PHO
VC
LOSIN
CLK1
VCXO
Divider
CLK2
OPN
Op
Amp
OPOUT
OPP
Ordering Information
PT7V4050
Device Type
16-pin clock recoverymodule
PackageLeads
T: Thru-Hole
G: Surface Mount
CLK2 Divider
A: Divide by 2 E: Divide by 32
B: Divide by 4 F: Divide by 64
C: Divide by 8 G: Divide by 128
D: Divide by 16 H: Divide by 256
K: Disable
T
B
C
G
A
49.408 / 12.352
CLK2 Frequency
CLK1 Frequency
A: 5.0V supply voltage
B: 3.3V supply voltage
C:
±
20ppm
F:
±
32ppm
G:
±
50ppm
H:
±
100ppm
Temperature Range
C: 0
°
C to 70
°
C
T: -40
°
C to 85
°
C
12.000
16.128
18.432
22.579
28.000
34.368
44.736
Frequencies using at CLK1 (MHz)
12.288
12.624
13.00
16.384
16.777
16.896
18.936
20.000
20.480
24.576
24.704
25.000
30.720
32.000
32.768
38.880
40.000
41.2416
47.457
49.152
49.408
19.440
35.328
16.000
17.920
22.1184
27.000
33.330
41.943
50.000
40.960
Note:
CLK1 up to 40.960MHz for both 5V and
3.3V for temperature -40oC to 85 oC; CLK1 up to
50MHz for both 5V and 3.3V for temperature 0oC to 70oC.
PT0125(02/06)
1
Ver:2

PT7V4050GACCA17.920/17.184相似产品对比

描述
SN74LS123使用问题
http://www.deyisupport.com/resized-image.ashx/__size/550x0/__key/communityserver-discussions-components-files/60/3583.1.pnghttp://www.deyisupport.com/resized-image.ashx/__size/550x ......
zhoujun1235 模拟与混合信号
关于EDA交通灯控制器程序
状态机kzq程序: LIBRARY IEEE; USE IEEE.STD_LOGIC_1164.ALL; ENTITY kzq IS PORT( X: IN STD_LOGIC; MR,MY,MG,CR,CY,CG: OUT STD_LOGIC; C60,C20,C4:OUT STD_L ......
kwoklee 嵌入式系统
TSB41
17538 老师,图中的闸门脉冲发生器我用下面的压缩包中的电路来实现行吗? 17539...
TSB41 单片机
金融危机 IT界冻出个美迪特
金融危机又称金融风暴,是指一个国家或几个国家与地区的全部或大部分金融指标、商业破产数和金融机构倒闭数的急剧、短暂和超周期的恶化。当前的金融危机是由美国房产市场泡沫促成的。从某些方面 ......
dybjwang 聊聊、笑笑、闹闹
关于DM9000A驱动的问题
如题,飞凌开发板的DM9000A的硬件连接: 一:中断口连接到了2440的GPF7上,用来响应网卡中断; 二:CS口接到了2440的nGCS4,即GPA15上,用来选择网卡; 三: ......
04616115 嵌入式系统
WOW~430定时器一个神奇的问题,求解释,求科普
430G2553 launchpad测试定时器捕获功能发现用switch+case时不能进入捕获中断,不用则能正常进入,但是溢出中断能进入: #include "msp430g2553.h" int main( void ) { WDTCTL = WDTPW + W ......
chenyu988 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 798  1328  155  1670  664  6  23  10  9  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved