电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

ISM63-33A3H1-12.288MHZ

产品描述LVCMOS Output Clock Oscillator,
产品类别无源元件    振荡器   
文件大小162KB,共3页
制造商ILSI
官网地址http://www.ilsiamerica.com
下载文档 详细参数 全文预览

ISM63-33A3H1-12.288MHZ概述

LVCMOS Output Clock Oscillator,

ISM63-33A3H1-12.288MHZ规格参数

参数名称属性值
Objectid7393773487
Reach Compliance Codecompliant
振荡器类型LVCMOS

ISM63-33A3H1-12.288MHZ文档预览

5 mm x 7 mm Ceramic Package SMD Oscillator,
LVCMOS / LVPECL / LVDS
ISM63 Series
Product Features
Small Surface Mount Package
Fast Sample Delivery
Frequencies to 1500 MHz
Pb Free/ RoHS Compliant
Leadfree Processing
Applications
xDSL
Broadcast video
Wireless Base Stations
Sonet /SDH
WiMAX/WLAN
Server and Storage
Ethernet/LAN/WAN
Optical modules
Clock and data recovery
FPGA/ASIC
Backplanes
GPON
5.0
0.2
Frequency
LVCMOS
LVPECL
LVDS
Output Level
LVCMOS
LVPECL
LVDS
Duty Cycle
LVCMOS
LVPECL
LVDS
Rise / Fall Time
LVCMOS
LVPECL
LVDS
Output Load
LVCMOS
LVPECL
LVDS
Frequency Stability
Supply Voltage
Current
Phase Jitter (RMS)
At 12kHz to 20 MHz
Operating Temp.
Range
Storage
10 MHz to 250 MHz
10 MHz to 1500 MHz
10 MHz to 1500 MHz
7.0 0.3
VOH=90% VDD min., VOL=10 % VDD max.
VOH=VDD-1.03V max. (Nom. Load), VOL=VDD-1.6V max. (Nom. Load)
VOD=(Diff. Output) 350mV Typ.
50% ±5% @ 50%VDD
50% ±5% @ 50%*
50% ±5% @ 50%*
3.0 ns max. (90%/10%)*
0.6 ns max. (80%/20%)*
0.6 ns max. (80%/20%)*
15pF
50
to VDD - 2.0 VDC
RL=100
/CL=10pF
See Table Below
1.9 Max.
5.08
1. 1 7
1.4
Recommended Pad Layout
5.08
4.2
2.0
3.3 VDC ± 10%, 2.5VDC ± 5%
Bypass =0.01 uF
1.9
Pin
1
2
3
4
5
6
Connection
Enable/Disable or N.C.
Enable/Disable or N.C
Ground
Output
Output or N.C.
V
DD
LVCMOS = 45 mA max., LVPECL = 65 mA max., LVDS = 35 mA max.
0.9 ps typical
See Table Below
-40
C to +100
C
Dimension Units: mm
Part Number Guide
Package
Input
Voltage
3 = 3.3V
6 = 2.5V
Sample Part Number:
Operating
Temperature
1 = 0 C to +70 C
3 = -20 C to +70 C
2 = -40 C to +85 C
ISM63–31A3H1–155.520
Output
3 = LVCMOS
8 = LVDS
9 = LVPECL
Stability
(in ppm)
F =
20
A =
25
B =
50
Enable / Disable
H = Enable (Pin 1)
K = Enable (Pin 2)
Complimentary
Ouput (Pin 5) **
1 = N.C.
2 = Output
Frequency
ISM63
-155.520 MHz
NOTE: A 0.01 µF bypass capacitor is recommended between V
DD
(pin 6) and GND (pin 3) to minimize power supply noise. * Measured as percent of
waveform. ** Available on LVDS and LVPECL ouput only
.
ILSI America Phone 775-851-8880
Fax 775-851-8882
●email:
e-mail@ilsiamerica.com
www.ilsiamerica.com
Specifications subject to change without notice
Rev: 11/06/13_F
Page 1 of 3
5 mm x 7 mm Ceramic Package SMD Oscillator,
LVCMOS / LVPECL / LVDS
Typical Application:
ISM63 Series
Pb Free Solder Reflow Profile:
*Units are backward compatible with 240C reflow processes
Package Information:
MSL = N.A. (package does not contain plastic, storage life is
unlimited under normal room conditions).
Termination = e4 (Au over Ni over W base metalization).
Tape and Reel Information:
Quantity per
Reel
A
B
C
D
E
F
1000
16 +/-.3
8 +/-.2
7.5 +/-.2
17.5 +/-1
50 / 60 / 80
180 / 250
ILSI America Phone 775-851-8880
Fax 775-851-8882
●email:
e-mail@ilsiamerica.com
www.ilsiamerica.com
Specifications subject to change without notice
Rev: 11/06/13_F
Page 2 of 3
5 mm x 7 mm Ceramic Package SMD Oscillator,
LVCMOS / LVPECL / LVDS
Environmental Specifications
Thermal Shock
Moisture Resistance
Mechanical Shock
Mechanical Vibration
Resistance to Soldering Heat
Hazardous Substance
Solderability
Terminal Strength
Gross Leak
Fine Leak
Solvent Resistance
MIL-STD-883, Method 1011, Condition A
MIL-STD-883, Method 1004
MIL-STD-883, Method 2002, Condition B
MIL-STD-883, Method 2007, Condition A
J-STD-020C, Table 5-2 Pb-free devices (except 2 cycles max)
Pb-Free / RoHS / Green Compliant
JESD22-B102-D Method 2 (Preconditioning E)
MIL-STD-883, Method 2004, Test Condition D
MIL-STD-883, Method 1014, Condition C
MIL-STD-883, Method 1014, Condition A2, R1=2x10-8 atm cc/s
MIL-STD-202, Method 215
ISM63 Series
Marking
Line 1: ILSI and Date Code (YWW)
Line 2: Frequency
ILSI America Phone 775-851-8880
Fax 775-851-8882
●email:
e-mail@ilsiamerica.com
www.ilsiamerica.com
Specifications subject to change without notice
Rev: 11/06/13_F
Page 3 of 3
关于nios ii的一个小问题
我用的是11.0 版本的 按照找来的例子学着做一下 在建好工程 后 右建工程名 点击system library property选项进行设置 但是我的里面为什么没这个选项呢 11.0版本的到底该怎么操作呢:time:...
xiha FPGA/CPLD
【小调查】大家期待拥有什么样的模块?
基于TI 模拟器件,大家期待拥有什么功能的模块?:)...
EEWORLD社区 模拟与混合信号
基于msp430F2111的流水灯设计
以下我写的代码,可是在proteus中仿真出不来效果 void main( void ){ // Stop watchdog timer to prevent time out reset WDTCTL = WDTPW + WDTHOLD; TACTL=TASSEL_2+ID_1+MC_1; CCTL0|=CCIE; ......
milkman 微控制器 MCU
进入LINUX后显示-bash-3.2的解决办法
进入linux后提示符显示-bash-3.2我的用户名突然变成bash -3.2#正解1:原因是把root下自己home内的/.bashrc之类的文件删掉了解决方法:cp -a /etc/skel/. /home/xxxx为你的用户名.后面有空格然后 ......
wanghongyang Linux开发
【信号处理】:经典资料《数字信号处理的FPGA实现》中英版本等
最近恰好在研究数字信号处理的FPGA实现问题,搜集了几本实用的书籍: 《数字信号处理的FPGA实现》及其所附带光盘的vhdl、verilog代码,挺有用的 大家可以看看,还有无线通信FPGA设计 田耕等编著 ......
mlk123 FPGA/CPLD
好书推荐 --------《微波射频电路设计与仿真100例》
199675 199676 199677 199678 199679 199680 199681 199682 199683 下载: 199684 ...
dontium 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1469  134  1398  409  2535  30  3  29  9  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved