电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

511NCA-ABAG

产品描述osc prog 3.3V cmos 20ppm 3.2x5mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

511NCA-ABAG概述

osc prog 3.3V cmos 20ppm 3.2x5mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
迪文串口屏详细资料下载
本帖最后由 chenzhufly 于 2014-12-15 14:10 编辑 http://pan.baidu.com/s/1jGDnYGu 百度云上的,挺全,可以看看...
chenzhufly 单片机
分享:光纤通信基础知识
本帖最后由 qwqwqw2088 于 2020-2-4 11:10 编辑 光纤通信的优点   ●通信容量大   ●中继距离长   ●不受电磁干扰   ●资源丰富   ●光纤重量轻、体积小   光通信发展简史 ......
qwqwqw2088 无线连接
传感器
本帖最后由 paulhyde 于 2014-9-15 04:18 编辑 各种传感器资料,我还没看完,先分享一下。。。 ...
274131487 电子竞赛
ads1262评估板及ADCPro上位机问题
紧急求助:ADCPro软件里可以通过输入avdd测试输出,我试了很多次输出的都不是满量程值7hhhhhhh,但有一次测试时候输出正确了,不知道是不是设置的问题? ...
jinwin100 模拟与混合信号
mini 2440 ADC中断的奇怪问题!!请教一下大家!
最近在学习MINI2440的ADC功能,发现在ADC中断函数设置断点调试,程序不进ADC中断函数!!程序如下:void ADC_Init(void){ rADCCON |=(1<<14)|(49<<6)|(0<<3); //Prescaler=49,采样 ......
whaidong123 ARM技术
晒WEBENCH设计的过程+hotswap设计1
本帖最后由 accboy 于 2014-8-21 11:35 编辑 这个设计呢, 意思是热插拔控制器, 这个是通过控制一个外加FET用来限制浪涌电流。控制器可在输出短路到接地的时候,通常都认为只要该FET能抵受DC ......
accboy 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 962  1277  188  1453  1733  16  13  4  25  35 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved