电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

510CCA-BBAG

产品描述osc prog 3.3V cmos 20ppm 3.2x5mm
产品类别无源元件   
文件大小1MB,共26页
制造商Silicon
标准  
下载文档 全文预览

510CCA-BBAG概述

osc prog 3.3V cmos 20ppm 3.2x5mm

文档预览

下载PDF文档
S i 5 1 0 / 5 11
C
R YS TA L
O
SCILLATOR
(XO) 100 kH
Z
Features
TO
250 MH
Z
Supports any frequency from
100 kHz to 250 MHz
Low jitter operation
2 to 4 week lead times
Total stability includes 10-year
aging
Comprehensive production test
coverage includes crystal ESR and
DLD
On-chip LDO regulator for power
supply noise filtering
3.3, 2.5, or 1.8 V operation
Differential (LVPECL, LVDS,
HCSL) or CMOS output options
Optional integrated 1:2 CMOS
fanout buffer
Runt suppression on OE and
power on
Industry standard 5 x 7 and
3.2 x 5 mm packages
Pb-free, RoHS compliant
–40
to 85
o
C operation
Si5602
Applications
SONET/SDH/OTN
Gigabit Ethernet
Fibre Channel/SAS/SATA
PCI Express
Ordering Information:
See page 14.
3G-SDI/HD-SDI/SDI
Telecom
Switches/routers
FPGA/ASIC clock generation
Pin Assignments:
See page 12.
Description
The Si510/511 XO utilizes Silicon Laboratories' advanced DSPLL technology
to provide any frequency from 100 kHz to 250 MHz. Unlike a traditional XO
where a different crystal is required for each output frequency, the Si510/511
uses one fixed crystal and Silicon Labs’ proprietary DSPLL synthesizer to
generate any frequency across this range. This IC-based approach allows
the crystal resonator to provide enhanced reliability, improved mechanical
robustness, and excellent stability. In addition, this solution provides superior
supply noise rejection, simplifying low jitter clock generation in noisy
environments. Crystal ESR and DLD are individually production-tested to
guarantee performance and enhance reliability. The Si510/511 is factory-
configurable for a wide variety of user specifications, including frequency,
supply voltage, output format, output enable polarity, and stability. Specific
configurations are factory-programmed at time of shipment, eliminating long
lead times and non-recurring engineering charges associated with custom
frequency oscillators.
OE
1
4
V
DD
GND
2
3
CLK
Si510 (CMOS)
NC
OE
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Functional Block Diagram
V
DD
OE
Si510(LVDS/LVPECL/HCSL/
Dual CMOS)
OE
OE
1
1
2
2
3
3
6
6
5
5
4
4
V
DD
V
DD
CLK–
CLK–
CLK+
CLK+
Low Noise Regulator
Fixed
Frequency
Oscillator
Any-Frequency
0.1 to 250 MHz
DSPLL
®
Synthesis
CLK+
CLK–
NC
NC
GND
GND
GND
Si511(LVDS/LVPECL/HCSL/
Dual CMOS)
Rev. 1.2 7/15
Copyright © 2015 by Silicon Laboratories
Si510/511
《EVC高级编程及其应用开发》RASDemo例程编译问题
EVC高级编程及其应用开发 第九章 RASDemo例程编译出现错误,求解决办法 已经加了coredll.lib库,请问应该怎么办尼 难道是RasHangUp,RasDial,RasEnumConnections,RasGetConnectStatus这几个 ......
looya 嵌入式系统
讨论讨论关于真空低温烹调
真空低温烹调,到底靠谱不靠谱呀 关于真空低温烹调,大家可以自己在搜索引擎里搜索“真空低温烹调”看看怎么回事 http://www.baike.com/wiki/%E7%9C%9F%E7%A9%BA%E4%BD%8E%E6%B8%A9%E7%83%B9% ......
wangfuchong 聊聊、笑笑、闹闹
请大家出出主意关于高压低电流测量
本人有个设计要进行高压低电流测量和监控,电压范围直流60V-1000V,电流范围1mA-200mA,要在这个回路里监控整个回路的电流,超过设定值继电器动作。由于电压很高一点思路也没有,请大家帮我出出 ......
norman33 测试/测量
安装了evc4.0之后编译一个简单的程序出现的问题
前几天安装了一个evc4sp4和eVC4.exe,但是在编译的时候出了问题,然后我再安装了Windows ce程序设计那本书(老外写的)光盘里面的PALMSIZE.SDK和HANDHELD.SDK这两个东东,结果编译的时候就出现 ......
cscsunny 嵌入式系统
【求助】请教热表超采样测温问题
那两个参考电阻有什么用...
mfxbb 微控制器 MCU
Altium Designer 3D视图出问题
现在切换到3D视图后显示下边效果,像是没有绿油直接看到铜皮,点右下角的“清除”也不行 454907 ...
littleshrimp PCB设计

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1555  1364  493  2573  1849  53  34  48  41  10 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved