电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1485V33-167BGC

产品描述2M x 36/4M x 18 pipelined dcd sram
文件大小506KB,共29页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1485V33-167BGC概述

2M x 36/4M x 18 pipelined dcd sram

文档预览

下载PDF文档
PRELIMINARY
CY7C1484V33
CY7C1485V33
2M x 36/4M x 18 Pipelined DCD SRAM
Features
Fast clock speed: 250, 200, and 167 MHz
Provide high-performance 3-1-1-1 access rate
Fast access time: 2.6, 3.0, and 3.4 ns
Optimal for depth expansion
Single 3.3V –5% and +5% power supply V
DD
Separate V
DDQ
for 3.3V or 2.5V
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst
sequence)
Automatic power-down for portable applications
High-density, high-speed packages
JTAG boundary scan for BGA packaging version
Available in 119-ball bump BGA and 100-pin TQFP
packages (CY7C1484V33 and CY7C1485V33).
165-ball FBGA will be offered on an opportunity basis.
(Please contact Cypress sales or marketing)
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), burst control
inputs (ADSC, ADSP, and ADV), write enables (BW
a
, BW
b
,
BW
c
, BW
d
, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
burst mode control (MODE). The data (DQx) and the data
parity (DPx) outputs, enabled by OE, are also asynchronous.
DQa,b,c,d and DPa,b,c,d apply to CY7C1484V33 and DQa,b
and DPa,b apply to CY7C1485V33. a, b, c, and d each are
eight bits wide in the case of DQ and one bit wide in the case
of DP.
Addresses and chip enables are registered with either
Address Status Processor (ADSP) or Address Status
Controller (ADSC) input pins. Subsequent burst addresses
can be internally generated as controlled by the Burst Advance
Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BW
a
controls DQa and DPa. BW
b
controls DQb and DPb. BW
c
controls DQc and DPd. BW
d
controls DQ and DPd. BW
a
, BW
b
,
BW
c
, BW
d
can be active only with BWE being LOW. GW being
LOW causes all bytes to be written. Write pass-through
capability allows written data available at the output for the
immediately next Read cycle. This device also incorporates
pipelined enable circuit for easy depth expansion without
penalizing system performance.
The CY7C1484V33/CY7C1485V33 are both double-cycle
deselect parts.All inputs and outputs of the CY7C1484V33,
CY7C1485V33 are JEDEC standard JESD8-5-compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1484V33 and CY7C1485V33 SRAMs integrate
2,097,152 × 36/4,194,304 × 18 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
Selection Guide
CY7C1484V33-
250
CY7C1485V33-
250
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information.
CY7C1484V33-
200
CY7C1485V33-
200
3.0
TBD
TBD
CY7C1484V33-
167
CY7C1485V33-
167
3.4
TBD
TBD
Unit
ns
mA
mA
2.6
TBD
TBD
Cypress Semiconductor Corporation
Document #: 38-05285 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised January 18, 2003

CY7C1485V33-167BGC相似产品对比

CY7C1485V33-167BGC CY7C1485V33-200AC
描述 2M x 36/4M x 18 pipelined dcd sram 2M x 36/4M x 18 pipelined dcd sram
求教各位2812高人
问题困扰我有一段时间了,请各位高人指点下。 用语言描述就是:在主函数对程序进行初始化,首先初始化定时器Timer0,设置成2ms定时器,并启动该定时器;然后打开Timer0、SCIA、SCIB的CPU级中断 ......
zhaosy DSP 与 ARM 处理器
OTP芯片的烧录在SMD之后是如何进行的?
OTP芯片的烧录在SMD之后是如何进行的?测试的时候怎么烧录?量产的时候又怎么烧录呢?跟MCU的不太一样,MCU有专门的接口,但这个芯片没有的,有谁用过的吗? ...
小太阳yy 模拟电子
有没有人用过JDT-698H仿真器?
从网上看到JDT-698H仿真器的介绍,感觉功能很强.他们的在线销售还说该仿真器的逻辑分析仪的存储容量是无限的!好像比伟福,或者周立功的还牛!这是不是真的?有没有哪位高手用过?...
zh19aang84 嵌入式系统
基于FSK调制的无线传输(3)
接下来讲讲什么呢啊。。。 上一次写到了FSK中的两种频率波的产生,下面讲一下如何将信号通过天线发射出去。 AD9854产生的两种频率的波在50欧姆负载上的电压幅度Vpp一般在200mV左右,所以先要 ......
idiotwu DIY/开源硬件专区
问个SPI波特率的问题
开始自己的SPI工作不正常了经常出现匪夷所思的问题,原来是波特率太高了,我的SPI2在APB1上,SPI_Config中设置是这样的:SPI_InitStructure.SPI_BaudRatePrescaler=SPI_BaudRatePrescaler_ ......
www2900 stm32/stm8
2012年4月编程语言排行榜
TIOBE发布了2012年4月份的编程语言排行榜,本期排行榜最大的看点是,C语言将Java推下了王座,重新回到了榜首位置。根据二者的增长速度(C持续增长,Java有所下降),C语言将在未来几个月内稳居 ......
wstt 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1977  915  1333  2462  2389  23  16  48  26  43 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved