电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1485V33-200AC

产品描述2M x 36/4M x 18 pipelined dcd sram
文件大小506KB,共29页
制造商Cypress(赛普拉斯)
下载文档 选型对比 全文预览

CY7C1485V33-200AC概述

2M x 36/4M x 18 pipelined dcd sram

文档预览

下载PDF文档
PRELIMINARY
CY7C1484V33
CY7C1485V33
2M x 36/4M x 18 Pipelined DCD SRAM
Features
Fast clock speed: 250, 200, and 167 MHz
Provide high-performance 3-1-1-1 access rate
Fast access time: 2.6, 3.0, and 3.4 ns
Optimal for depth expansion
Single 3.3V –5% and +5% power supply V
DD
Separate V
DDQ
for 3.3V or 2.5V
Common data inputs and data outputs
Byte Write Enable and Global Write control
Chip enable for address pipeline
Address, data, and control registers
Internally self-timed Write Cycle
Burst control pins (interleaved or linear burst
sequence)
Automatic power-down for portable applications
High-density, high-speed packages
JTAG boundary scan for BGA packaging version
Available in 119-ball bump BGA and 100-pin TQFP
packages (CY7C1484V33 and CY7C1485V33).
165-ball FBGA will be offered on an opportunity basis.
(Please contact Cypress sales or marketing)
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered Clock Input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining Chip Enable (CE), burst control
inputs (ADSC, ADSP, and ADV), write enables (BW
a
, BW
b
,
BW
c
, BW
d
, and BWE), and Global Write (GW).
Asynchronous inputs include the Output Enable (OE) and
burst mode control (MODE). The data (DQx) and the data
parity (DPx) outputs, enabled by OE, are also asynchronous.
DQa,b,c,d and DPa,b,c,d apply to CY7C1484V33 and DQa,b
and DPa,b apply to CY7C1485V33. a, b, c, and d each are
eight bits wide in the case of DQ and one bit wide in the case
of DP.
Addresses and chip enables are registered with either
Address Status Processor (ADSP) or Address Status
Controller (ADSC) input pins. Subsequent burst addresses
can be internally generated as controlled by the Burst Advance
Pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate self-timed Write cycle. Write cycles can be one to
four bytes wide as controlled by the write control inputs.
Individual byte write allows individual byte to be written. BW
a
controls DQa and DPa. BW
b
controls DQb and DPb. BW
c
controls DQc and DPd. BW
d
controls DQ and DPd. BW
a
, BW
b
,
BW
c
, BW
d
can be active only with BWE being LOW. GW being
LOW causes all bytes to be written. Write pass-through
capability allows written data available at the output for the
immediately next Read cycle. This device also incorporates
pipelined enable circuit for easy depth expansion without
penalizing system performance.
The CY7C1484V33/CY7C1485V33 are both double-cycle
deselect parts.All inputs and outputs of the CY7C1484V33,
CY7C1485V33 are JEDEC standard JESD8-5-compatible.
Functional Description
The Cypress Synchronous Burst SRAM family employs
high-speed, low-power CMOS designs using advanced
single-layer polysilicon, triple-layer metal technology. Each
memory cell consists of six transistors.
The CY7C1484V33 and CY7C1485V33 SRAMs integrate
2,097,152 × 36/4,194,304 × 18 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
Selection Guide
CY7C1484V33-
250
CY7C1485V33-
250
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
Shaded areas contain advance information.
CY7C1484V33-
200
CY7C1485V33-
200
3.0
TBD
TBD
CY7C1484V33-
167
CY7C1485V33-
167
3.4
TBD
TBD
Unit
ns
mA
mA
2.6
TBD
TBD
Cypress Semiconductor Corporation
Document #: 38-05285 Rev. *A
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised January 18, 2003

CY7C1485V33-200AC相似产品对比

CY7C1485V33-200AC CY7C1485V33-167BGC
描述 2M x 36/4M x 18 pipelined dcd sram 2M x 36/4M x 18 pipelined dcd sram
求助:一种基于单片机测量方案
基本功能: 按预设参数接通和分断设备,检测记录输入状态、故障报警。 设计要求: 一、基本构成: 1 人机操作:按键输入,液晶显示,声光报警,扩展与电脑通信; 2 电源要求:必须隔离, ......
1204 单片机
程序可以在设备上调试运行,为什么考到存储卡上就不可以了呢?
需要移植一个WinCE4.0下的程序到WinCE5.0下,原来是在EVC下开发的,可直接编译过来的话,程序到设备上运行就慢了,没找到什么原因,想用.NET2005再试下.一直将设备连接在电脑上,用Debug和Release都可 ......
hh305 嵌入式系统
PCB布板引起的电容电阻变化分析
现在的电子产品开发越来越小型化,板子越来越小,越精致,对于一般的数字电路来说板子大小由芯片及电源器件确定,性能基本都稳定,抗干扰能力强,同时信号的频率都比较低。 但对于高频信号及 ......
buildele PCB设计
数字可调式高压直流稳压电源的设计
引言   高压电源是核辐射探测仪器中不可缺少的一部分,供给核辐射探测器件(如:正比计数管、GM计数管、光电倍增管以及半导体探测器等)高压,配合其它仪器做能谱分析或放射性强度测量之用。此 ......
songbo 电源技术
独立按键影响数码管显示
大家好 我是一枚刚学51的小学弟 最近做一个类似比赛计时秒表的东西,现在遇到一些问题 想求助大家一下。 使用定时器中断使时间增加,外部中断一 用来控制计时的开始和暂停,外部中断0 控制 ......
云杰 51单片机
STM32F103VCT6的boot0下拉居然有1.0v电压
用4.7k电阻下拉boot0用万用表测量是1.0v电压,boot1同样用4.7k下拉是0V。 boot0的4.7k换为1k电压基本没变化。...
fuqiang stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 699  1459  1138  2894  63  37  36  28  34  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved