电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V65903S85PFG8

产品描述TQFP-100, Reel
产品类别存储    存储   
文件大小725KB,共24页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

71V65903S85PFG8在线购买

供应商 器件名称 价格 最低购买 库存  
71V65903S85PFG8 - - 点击查看 点击购买

71V65903S85PFG8概述

TQFP-100, Reel

71V65903S85PFG8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明QFP,
针数100
制造商包装代码PKG100
Reach Compliance Codecompliant
Samacsys DescriptionTQFP 14.0 X 20.0 X 1.4 MM
最长访问时间8.5 ns
其他特性FLOW-THROUGH
JESD-30 代码R-PQFP-G100
JESD-609代码e3
内存密度9437184 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状RECTANGULAR
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)260
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子位置QUAD
处于峰值回流温度下的最长时间30
Base Number Matches1

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
3.3V I/O, Burst Counter
Flow-Through Outputs
Features
IDT71V65703
IDT71V65903
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 100 MHz
(7.5 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
4-word burst capability (Interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
3.3V (±5%) I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
Green parts available, see ordering information
Description
The IDT71V65703/5903 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs organized as 256K x 36 / 512K x 18.
They are designed to eliminate dead bus cycles when turning the bus
around between reads and writes, or writes and reads. Thus they have
been given the name ZBT
TM
, or Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and on the next clock cycle the associated data cycle
occurs, be it read or write.
The IDT71V65703/5903 contain address, data-in and control
signal registers. The outputs are flow-through (no output data
register). Output enable is the only asynchronous signal and can be
used to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65703/5903
tobesuspendedaslongasnecessary.Allsynchronousinputsareignoredwhen
CEN
is high and the internal device registers will hold their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three
is not asserted when ADV/LD is low, no new memory operation can
be initiated. However, any pending data transfers (reads or writes)
will be completed. The data bus will tri-state one cycle after the chip
is deselected or a write is initiated.
The IDT71V65703/5903 have an on-chip burst counter. In the burst
mode, the IDT71V65703/5903 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is
defined by the
LBO
input pin. The
LBO
pin selects between linear and
interleaved burst sequence. The ADV/LD signal is used to load a new
external address (ADV/LD = LOW) or increment the internal burst counter
(ADV/LD = HIGH).
The IDT71V65703/5903 SRAMs utilize a high-performance CMOS
process and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin plastic thin quad flatpack (TQFP), 119 ball grid array (BGA) and a 165
fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance Burst Address/Load New Address
Linear/Interleaved Burst Order
Sleep Mode
Data Input/Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5298 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
OCTOBER 2014
DSC-5298/05
1
©2014 Integrated Device Technology, Inc.
求助 以下一个有源低通滤波电路的原理
本帖最后由 jameswangsynnex 于 2015-3-3 20:02 编辑 ...
deepblue0755 消费电子
【国民技术 N32 蓝牙芯片 开发资料包】--N32WB03x系列
本帖最后由 milafan 于 2022-5-11 09:34 编辑 温馨提示: 进入国民技术官网--开发者社区--资料下载,可持续下载最新版本 605291 605290 605299 605298 605297 605296 ......
milafan 国产芯片交流
EAGLE格式的SCH和PCB如何转成PROTEL格式的?
EAGLE格式的SCH和PCB如何转成PROTEL格式的?...
nieying123 51单片机
ESD静电   
ESD静电 如果单片机的IO口智能扛住6KV的静电,那增加TVS管,是怎么选型呢?主要是看哪个参数?不要搞一堆的计算,按经验说,从应用的角度。除了端口加TVS管,还有哪些好的方法?元件要少!空间 ......
QWE4562009 分立器件
刚学单片机开发,请给个绿色破解版的开发工具吧,谢谢
刚学单片机开发,请给个绿色破解版的开发工具吧,谢谢 wensoft80@sina.com...
yhy_042 嵌入式系统
射频锁相环型频率合成器的CMOS实现
本论文实现了一个射频锁相环型频率合成器,它集成了压控振荡器!双模预分频器!鉴频鉴相器!电荷泵!各种数字计数器!数字寄存器和控制电路以及与基带电路的串行接口.它的鉴频鉴相频率!输出频率和电荷 ......
JasonYoo 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 390  2346  2254  2578  1023  35  58  51  39  32 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved