电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74FCT162344ATPV

产品描述SSOP-56, Tube
产品类别逻辑    逻辑   
文件大小78KB,共6页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

74FCT162344ATPV概述

SSOP-56, Tube

74FCT162344ATPV规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
Objectid1212910786
零件包装代码SSOP
包装说明SOP, SSOP56,.4
针数56
制造商包装代码PV56
Reach Compliance Codenot_compliant
YTEOL0
系列FCT
JESD-30 代码R-PDSO-G56
JESD-609代码e0
逻辑集成电路类型BUS DRIVER
湿度敏感等级1
位数2
功能数量4
端口数量2
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SOP
封装等效代码SSOP56,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE
峰值回流温度(摄氏度)225
传播延迟(tpd)4.8 ns
认证状态Not Qualified
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间20

文档预览

下载PDF文档
IDT74FCT162344AT/CT/ET
FAST CMOS ADDRESS/CLOCK DRIVER
INDUSTRIAL TEMPERATURE RANGE
FAST CMOS
ADDRESS/CLOCK
DRIVER
FEATURES:
IDT74FCT162344AT/CT/ET
DESCRIPTION:
0.5 MICRON CMOS Technology
Ideal for address line driving and clock distribution
8 banks with 1:4 fanout and 3-state
Typical t
SK(o)
(Output Skew) < 500ps
Balanced Output Drivers (±24mA)
Reduced system switching noise
ESD > 2000V per MIL-STD-883, Method 3015; > 200V using
machine model (C = 200pF, R = 0)
• V
CC
= 5V ± 10%
• Low input and output leakage
1µA (max.)
• Available in SSOP and TSSOP packages
The FCT162344T is a 1:4 address/clock driver built using advanced dual
metal CMOS technology. This high-speed, low power device provides the
ability to fanout to memory arrays. Eight banks, each with a fanout of 4, and
3-state control provide efficient address distribution. One or more banks may
be used for clock distribution.
The FCT162344T has balanced output drive with current limiting resistors.
This offers low ground bounce, minimal undershoot and controlled output fall
times reducing the need for external series terminating resistors.
A large number of power and ground pins and TTL output swings also ensure
reduced noise levels. All inputs are designed with hysteresis for improved noise
margins.
FUNCTIONAL BLOCK DIAGRAM
OE
1
1
OE
3
29
2
B
11
A
5
36
34
B
51
A
1
8
6
B
14
30
B
54
9
B
21
A
6
42
41
B
61
A
2
14
13
B
24
37
B
64
OE
2
28
OE
4
56
16
B
31
A
7
43
48
B
71
A
3
15
20
B
34
44
B
74
23
B
41
A
8
49
55
B
81
A
4
21
27
B
44
51
B
84
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
MAY 2002
1
DSC-3069/6
© 2002 Integrated Device Technology, Inc.

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 714  1127  1469  205  918  15  23  30  5  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved