电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MT18VDDT12872DG-26A

产品描述DDR DRAM Module, 128MX72, 0.75ns, CMOS, PDMA184
产品类别存储    存储   
文件大小887KB,共37页
制造商Micron Technology
官网地址http://www.mdtic.com.tw/
下载文档 详细参数 全文预览

MT18VDDT12872DG-26A概述

DDR DRAM Module, 128MX72, 0.75ns, CMOS, PDMA184

MT18VDDT12872DG-26A规格参数

参数名称属性值
是否Rohs认证不符合
Objectid1155474954
Reach Compliance Codeunknown
ECCN代码EAR99
YTEOL0
最长访问时间0.75 ns
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PDMA-N184
内存密度9663676416 bit
内存集成电路类型DDR DRAM MODULE
内存宽度72
端子数量184
字数134217728 words
字数代码128000000
最高工作温度70 °C
最低工作温度
组织128MX72
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码DIMM
封装等效代码DIMM184
封装形状RECTANGULAR
封装形式MICROELECTRONIC ASSEMBLY
认证状态Not Qualified
刷新周期8192
最大压摆率5.04 mA
标称供电电压 (Vsup)2.5 V
表面贴装NO
技术CMOS
温度等级COMMERCIAL
端子形式NO LEAD
端子节距1.27 mm
端子位置DUAL

文档预览

下载PDF文档
256MB, 512MB, 1GB, 2GB (x72, ECC, PLL, DR)
184-PIN DDR SDRAM RDIMM
DDR SDRAM
REGISTERED DIMM
Features
• 184-pin, dual in-line memory modules (DIMM)
• Fast data transfer rates: PC1600, PC2100, and
PC2700
• Registered inputs with one-clock delay
• Phase-lock loop (PLL) clock driver to reduce loading
• Utilizes 200 MT/s, 266 MT/s DDR SDRAM
components
• Supports ECC error detection and correction
• 256MB (32 Meg x 72), 512MB (64 Meg x 72), 1GB
(128 Meg x 72), and 2GB (256 Meg x 72)
• V
DD
= V
DD
Q= +2.5V
• V
DDSPD
= +2.3V to +3.6V
• 2.5V I/O (SSTL_2 compatible)
• Commands entered on each positive CK edge
• DQS edge-aligned with data for READs; center-
aligned with data for WRITEs
• Internal, pipelined double data rate (DDR)
architecture; two data accesses per clock cycle
• Bidirectional data strobe (DQS) transmitted/
received with data, i.e., source-synchronous data
capture
• Differential clock inputs (CK and CK#)
• Four internal device banks for concurrent operation
• Programmable burst lengths: 2, 4, or 8
• Auto precharge option
• Auto Refresh and Self Refresh Modes
• 15.6µs (256MB); 7.8125µs (512MB, 1GB, 2GB)
maximum average periodic refresh interval
• Serial Presence-Detect (SPD) with EEPROM
• Programmable READ CAS latency
• Gold edge contacts
For the latest data sheet, please refer to the Micron
Web
site:
www.micron.com/products/modules
MT18VDDT3272D – 256MB
MT18VDDT6472D – 512MB
MT18VDDT12872D – 1GB
MT18VDDT25672D – 2GB
Figure 1: 184-Pin DIMM (MO-206)
Standard PCB 1.7in. (43.18mm)
Low Profile PCB 1.2in. (30.48mm)
OPTIONS
MARKING
• Operating Temperature Range
Commercial
No Mark
Industrial
1
I
• Package
184-pin DIMM (standard)
G
1
184-pin DIMM (lead-free)
Y
2
• Memory Clock, Speed, CAS Latency
7.5ns (133 MHz), 266 MT/s, CL = 2
-262
1
7.5ns (133 MHz), 266 MT/s, CL = 2
-26A
1
7.5ns (133 MHz), 266 MT/s, CL = 2.5
-265
10ns (100 MHz), 200 MT/s, CL = 2
-202
• PCB
Standard 1.7in. (43.18mm)
See page 2 note
1
Low Profile 1.2in. (30.48mm)
See page 2 note
NOTE:
1. Contact Micron for product availability.
2. CL = Device CAS (READ) Latency; registered
mode adds one clock cycle to CL.
Table 1:
Address Table
256MB
512MB
8K
8K (A0–A12)
4 (BA0, BA1)
256Mb (32 Meg x 8)
1K (A0–A9)
2 (S0#, S1#)
1GB
8K
8K (A0–A12)
4 (BA0, BA1)
512Mb (64 Meg x 8)
2K (A0–A9, A11)
2 (S0#, S1#)
2GB
8K
16K (A0–A13)
4 (BA0, BA1)
1Gb (128 Meg x 8)
2K (A0–A9, A11)
2 (S0#, S1#)
4K
4K (A0–A11)
4 (BA0, BA1)
128Mb (16 Meg x 8)
1K (A0–A9)
2 (S0#, S1#)
Refresh Count
Row Addressing
Device Bank Addressing
Base Device Configuration
Column Addressing
Module Rank Addressing
pdf: 09005aef80e1141d, source: 09005aef80e11353
DD18C32_64_128_256x72DG.fm - Rev. C 9/04 EN
1
©2004 Micron Technology, Inc.
PRODUCTS AND SPECIFICATIONS DISCUSSED HEREIN ARE SUBJECT TO CHANGE BY MICRON WITHOUT NOTICE.

推荐资源

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1166  1565  670  1250  717  24  32  14  26  15 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved