电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V2546150BG

产品描述SRAM
产品类别存储    存储   
文件大小495KB,共26页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V2546150BG概述

SRAM

71V2546150BG规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
x
x
IDT71V2546
IDT71V2548
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 150 MHz
(3.8 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
W
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
2.5V I/O Supply (V
DDQ)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine
pitch ball grid array
cycle, and two cycles later the associated data cycle occurs, be it read
or write.
The IDT71V2546/48 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V2546/48 to
be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed.
The data bus will tri-state two cycles after chip is deselected or a write is
initiated.
The IDT71V2546/48 has an on-chip burst counter. In the burst mode,
the IDT71V2546/48 can provide four cycles of data for a single address
presented to the SRAM. The order of the burst sequence is defined by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address
(ADV/LD = LOW) or increment the internal burst counter (ADV/LD =
HIGH).
The IDT71V2546/48 SRAMs utilize IDT's latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and 165 fine pitch ball grid array (fBGA).
x
x
x
x
x
x
x
x
x
x
Description
The IDT71V2546/48 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus cycles
when turning the bus around between reads and writes, or writes and
reads. Thus, they have been given the name ZBT
TM
, or Zero Bus
Turnaround.
Address and control signals are applied to the SRAM during one clock
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Static
Static
5294 tbl 01
ZBT and ZeroBus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola Inc.
OCTOBER 2000
DSC-5294/02
1
©2000 Integrated Device Technology, Inc.
这种图用什么软件画的,主要画出凹凸效果
大家看看,这种图用什么软件画的,个人觉得凹凸效果比较有质感。 101886...
pxy94 工作这点儿事
如何在设备上加usb device,连接上电脑可当做移动硬盘
现在手头上有一个设备(一个播放器),挂有大容量的硬盘,设备本身支持很多种接口(SATA,PCI,USB HOST),现在需要在上面加上一个usb device 接口,并能实现接上PC是能认出大容量存储器,目前还没 ......
weiaa1911 嵌入式系统
编译linux内核生成的system.map文件详解
有时system.map文件可以帮助我们理解内核编译,它记录了所有代码的运行地址。 下面一起看看如何读懂它 system.map内容格式为:线性地址 类型 符号 具体内容如下: 00100000 A phys_sta ......
呱呱 Linux开发
fpga流水线问题
大家就FPGA流水线技术广泛讨论一下啊...
eeleader FPGA/CPLD
求教led数码管显示倒计时问题
原先可以显示初始设定值25但在加入了计时器和中断之后只能显示00 http://tieba.baidu.com/photo/p?kw=13区&flux=1&tid=3392989448&pic_id=7b5ab8389b504fc2ac7e3131e1dde71190ef6d51&pn=1&fp ......
卡卡林 单片机
【团购】电子书:《Verilog SOPC高级实验教程》!!!(即日起—08月31日)
EEWORLD与至芯开源科技有限公司(http://www.zxopen.com )联手打造 本电子书为夏老师花费很多时间、心血的书稿,希望参与此次团购的朋友承诺:购买本书电子版仅为学习、交流使用,不转发、不 ......
EEWORLD社区 FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2306  1936  238  1570  559  14  10  58  25  19 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved