电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001FG-1098CDI8

产品描述IC osc clock QD freq 10clcc
产品类别半导体    模拟混合信号IC   
文件大小163KB,共20页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

8N4Q001FG-1098CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001FG-1098CDI8 - - 点击查看 点击购买

8N4Q001FG-1098CDI8概述

IC osc clock QD freq 10clcc

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
在eMbedded Visual C++中使用VC++编写的.dll的问题
我最近做个项目,在手机上显示监控图像。在eMbedded Visual C++中使用VC下的Dll出错。 提示如下: error LNK2019: unresolved external symbol __imp__MP4_ClientStopCapture referenced in fu ......
standstone 嵌入式系统
【连载】【星光闪电STM32F407开发板】第十章 窗口看门狗实验
第十章 窗口看门狗实验10.1 实验目的 本章学习STM32的另一个看门狗--窗口看门狗的使用。数据手册请参看第19章。 10.2 实验简介 窗口看门狗(WWDG)通常被用来监测由外部干扰或不可预见的逻 ......
hejecu stm32/stm8
在ADC下面或附近数模一点共地有什么区别
datasheet上是说应该在下面一点共地,但是如果在附近引出来用0欧电阻接可能产生什么问题,还查到有说,用磁珠相连有选频的好处,这个“选频”怎么讲?是指可以把数字区指定频率的噪声滤掉吗? ......
jelly_bessie PCB设计
电压选择图
那位高手,能否帮我画一个用小信号控制电压切换输出的图?用三极管或MOS来实现,希望尽可能简单! (小信号,高电平2.5V,低0V) 不胜感激!! Thank you! B/R...
hjyouth 模拟电子
说走就走---轻撩四姑娘……山
时间过的哗啦啦的,一周前的周六应该是周末,但是……,没错,我们还在公司上班,下午五点过,和同事闲聊着准备迎接“周末”,和同事闲聊着最近巴郎山隧道通车了,从成都去四姑娘山只需 ......
wajuka 聊聊、笑笑、闹闹
求推荐:低于5V输入,200V输出DC-DC
因为设计需要,想找一个低于5V输入、200V输入的DC-DC,不知道大家有推荐的没有?...
7mofnahq 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2623  2065  1024  782  1487  21  45  28  55  4 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved