电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC4036XL-08HQ304C

产品描述Field Programmable Gate Array, 1296 CLBs, 22000 Gates, 238MHz, 1296-Cell, CMOS, PQFP304,
产品类别可编程逻辑器件    可编程逻辑   
文件大小990KB,共124页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC4036XL-08HQ304C概述

Field Programmable Gate Array, 1296 CLBs, 22000 Gates, 238MHz, 1296-Cell, CMOS, PQFP304,

XC4036XL-08HQ304C规格参数

参数名称属性值
是否Rohs认证不符合
Objectid1496209243
Reach Compliance Codeunknown
其他特性TYPICAL GATES = 22000-65000
最大时钟频率238 MHz
CLB-Max的组合延迟1.1 ns
JESD-30 代码S-PQFP-G304
JESD-609代码e0
长度40 mm
湿度敏感等级3
可配置逻辑块数量1296
等效关口数量22000
输入次数288
逻辑单元数量1296
输出次数288
端子数量304
最高工作温度85 °C
最低工作温度
组织1296 CLBS, 22000 GATES
封装主体材料PLASTIC/EPOXY
封装代码HFQFP
封装等效代码HQFP304,1.7SQ,20
封装形状SQUARE
封装形式FLATPACK, HEAT SINK/SLUG, FINE PITCH
峰值回流温度(摄氏度)225
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度4.5 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层TIN LEAD
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度40 mm

文档预览

下载PDF文档
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx W
EB
LINX web site at
http://www.xilinx.com/partinfo/databook.htm#xc4000.
System featured Field-Programmable Gate Arrays
- Select-RAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
Highest Performance — 3.3 V XC4000XL
Highest Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
XC4000XV Family offers the highest density with
0.25
µm
2.5 V technology
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
我晕,这么快就没芯币了
我晕,这么快就没芯币了 ...
suxiaoli2000 聊聊、笑笑、闹闹
下午14:00 直播:基于DLP® Pico™技术的TI桌面级DLP 3D打印、3D扫描及工业显示应用
今天下午14:00 直播:基于DLP® Pico™技术的TI桌面级DLP 3D打印、3D扫描及工业显示应用 >>点击进入直播 直播时间:06月17日 下午14:00-15:30 直播主题: 基于DL ......
EEWORLD社区 TI技术论坛
WinCE6.0支持Directsound吗
如题...
hargendazs 嵌入式系统
【请教】关于G2XX的GPIO参数,为什么讲课的内容和PPT显示的参数不一致?是故意的吗?
关于G2XX的GPIO参数,为什么讲课的内容和PPT显示的参数不一致?是故意的吗? 今天开始学习MSP430的视频介绍课程,发现PPT显示 G2XX的GPIO参数为 10-16 ,但是培训师的语音讲的是 10-24 ,是 ......
FreeBlues 微控制器 MCU
【TI原创】基于LM3S8962的网络收音机(五) --- PC端发送程序
为了配合LM3S8962+VS1053的调试,从网上下载并修改了一个发送文件的程序,用来完成: 1. 网络下载存储播放; 2. 网络实时播放 为进一步实现网络收音机的功能打下结实的基础。 代码功能 ......
chenzhufly 微控制器 MCU
人生的导演,自己的大片
不用怀疑!这个漂亮的宝宝就是我。我似乎想不起来父母当年对我当年的期望是什么,不过可以肯定的一点是:天下间所有的父母都希望自己的小孩健康快乐的长大,我的父母也不例外。而我自己当时的肯 ......
unbj 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1776  133  1514  2826  1777  36  3  31  57  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved