电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71P72804S200BQG

产品描述IC sram 18mbit 200mhz 165cabga
产品类别存储   
文件大小869KB,共21页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
标准  
下载文档 全文预览

IDT71P72804S200BQG概述

IC sram 18mbit 200mhz 165cabga

文档预览

下载PDF文档
18Mb Pipelined
QDR™II SRAM
Burst of 2
Features
IDT71P72804
IDT71P72604
Description
The IDT QDRII
TM
Burst of two SRAMs are high-speed synchro-
nous memories with independent, double-data-rate (DDR), read and
write data ports. This scheme allows simultaneous read and write
access for the maximum device throughput, with two data items passed
with each read or write. Four data word transfers occur per clock
cycle, providing quad-data-rate (QDR) performance. Comparing this
with standard SRAM common I/O (CIO), single data rate (SDR) de-
vices, a four to one increase in data access is achieved at equivalent
clock speeds. Considering that QDRII allows clock speeds in excess of
standard SRAM devices, the throughput can be increased well beyond
four to one in most applications.
Using independent ports for read and write data access, simplifies
system design by eliminating the need for bi-directional buses. All buses
associated with the QDRII are unidirectional and can be optimized for
signal integrity at very high bus speeds. The QDRII has scalable output
impedance on its data output bus and echo clocks, allowing the user to
tune the bus for low noise and high performance.
The QDRII has a single DDR address bus with multiplexed read
and write addresses. All read addresses are received on the first half of
the clock cycle and all write addresses are received on the second half
of the clock cycle. The read and write enables are received on the first
half of the clock cycle. The byte and nibble write signals are received on
both halves of the clock cycle simultaneously with the data they are
controlling on the data input bus.
18Mb Density (1Mx18, 512kx36)
Separate, Independent Read and Write Data Ports
-
Supports concurrent transactions
Dual Echo Clock Output
2-Word Burst on all SRAM accesses
DDR (Double Data Rate) Multiplexed Address Bus
-
One Read and One Write request per clock cycle
DDR (Double Data Rate) Data Buses
-
Two word burst data per clock on each port
-
Four word transfers per clock cycle (2 word bursts
on 2 ports)
Depth expansion through Control Logic
HSTL (1.5V) inputs that can be scaled to receive signals
from 1.4V to 1.9V.
Scalable output drivers
-
Can drive HSTL, 1.8V TTL or any voltage level
from 1.4V to 1.9V.
-
Output Impedance adjustable from 35 ohms to 70
ohms
Commercial and Industrial Temperature Ranges
1.8V Core Voltage (V
DD
)
165-ball, 1.0mm pitch, 13mm x 15mm fBGA Package
JTAG Interface
Functional Block Diagram
(Note1)
D
(Note1)
DATA
REG
DATA
REG
(Note1)
WRITE DRIVER
SA
OUTPUT SELECT
(Note2)
SENSE AMPS
OUTPUT REG
ADD
REG
(Note2)
WRITE/READ DECODE
R
W
BWx
(Note3)
CTRL
LOGIC
18M
MEMORY
ARRAY
(Note4)
(Note4)
(Note1)
Q
K
K
C
C
CLK
GEN
SELECT OUTPUT CONTROL
6109 drw 16
CQ
CQ
Notes
1) Represents 18 signal lines for x18, and 36 signal lines for x36
2) Represents 19 address signal lines for x18, and 18 address signal lines for x36.
3) Represents 2 signal lines for x18, and 4r signal lines for x36.
4) Represents 36 signal lines for x18, and 72 signal lines for x36.
1
©2005 Integrated Device Technology, Inc. QDR SRAMs and Quad Data Rate RAMs comprise a new family of products developed by Cypress Semiconductor, IDT, and Micron Technology, Inc.
OCTOBER 2008
DSC-6109/0A
sysgen问题
自己在BSP中添加的驱动,以前单独build时没有问题。 今天sysgen一下,compile到这个驱动目录时,出现了很多错误,而且全部是系统头文件的问题,如下: \cesysgen\sdk\inc\windef.h(54) : erro ......
tianix 嵌入式系统
关于停止位2的问题
在51通信过程中 如果电脑上是2个停止位 在单片机上怎么设置呢 方式2和方式3中 都是 1起始位 8位数据位 1位可编程位 1位停止位 要2个停止位是不是在发送过程中将 1位编 ......
周新眼 嵌入式系统
Quartus无法打开Modelsim仿真怎么办?
FPGA初学者,Modelsim已经安装破解完毕,想仿真时却出现这种情况,可是路径明明设置了呀,为什么还是不行?如图 ...
扶摇- FPGA/CPLD
新手求助,想了解EVC和ActiveSync的连接
我想通过ActiveSync来了解EVC里面程序的结果,可以怎么也连接不上,老是说超时的问题,我已经选择了POCKET PC2003,可还是不行,请高手指教。谢谢!!...
fruitivy 嵌入式系统
EEWORLD大学堂----TI 北京工业应用研讨会
TI 北京工业应用研讨会:https://training.eeworld.com.cn/course/4169...
hi5 聊聊、笑笑、闹闹
100pcs sandisk 4g SD RMB15卡第二波
第一批18PCS已经售完:https://bbs.eeworld.com.cn/thread-419050-1-1.html 已经联系快递晚上上门来取件,折算下来,完全给快递打工了!就当赚个人气 1pcs 23 2pcs 35 3pcs 48 4pcs 60 都 ......
hhucwyd 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2332  2070  1079  853  354  20  10  57  31  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved