电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V65602S133BG8

产品描述IC sram 9mbit 133mhz 119bga
产品类别存储   
文件大小490KB,共26页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V65602S133BG8概述

IC sram 9mbit 133mhz 119bga

文档预览

下载PDF文档
256K x 36, 512K x 18
3.3V Synchronous ZBT™ SRAMs
2.5V I/O, Burst Counter
Pipelined Outputs
IDT71V65602/Z
IDT71V65802/Z
Features
256K x 36, 512K x 18 memory configurations
Supports high performance system speed - 150MHz
(3.8ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%)
2.5V I/O Supply (V
DDQ
)
Power down controlled by ZZ input
Packaged in a JEDEC standard 100-pin plastic thin quad and
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V65602/5802 are 3.3V high-speed 9,437,184-bit
(9 Megabit) synchronous SRAMs. They are designed to eliminate dead
bus cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or Zero
Bus Turnaround.
Description
Address and control signals are applied to the SRAM during one clock
cycle, and two cycles later the associated data cycle occurs, be it read or write.
The IDT71V65602/5802 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used to
disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V65602/5802
to be suspended as long as necessary. All synchronous inputs are ignored
when (CEN) is high and the internal device registers will hold their previous
values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the
user to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be initiated.
However, any pending data transfers (reads or writes) will be completed. The
data bus will tri-state two cycles after chip is deselected or a write is initiated.
The IDT71V65602/5802 have an on-chip burst counter. In the burst
mode, the IDT71V65602/5802 can provide four cycles of data for a single
address presented to the SRAM. The order of the burst sequence is defined
by the
LBO
input pin. The
LBO
pin selects between linear and interleaved burst
sequence. The ADV/LD signal is used to load a new external address (ADV/
LD
= LOW) or increment the internal burst counter (ADV/LD = HIGH).
The IDT71V65602/5802 SRAM utilize IDT's latest high-performance
CMOS process, and are packaged in a JEDEC Standard 14mm x 20mm 100-
pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA)
and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Asynchronous
Synchronous
Static
Static
5303 tbl 01
ZBT and Zero Bus Turnaround are trademarks of Integrated Device Technology, Inc. and the architecture is supported by Micron Technology and Motorola, Inc.
FEBRUARY 2009
DSC-5303/06
1
©2007 Integrated Device Technology, Inc.
外资嵌入式
转发 风河公司招聘以下职位,有兴趣请加我的MSN lishuangwinwin@hotmail.com。 LINUX部门 1. LINUX系统测试。要求有VXWORK开发经验。3人 2. 功能测试 3人 3. 开发测试工具集 3人 5. 开放 ......
koujuan 嵌入式系统
实惠电源(RD6006)全攻略,节省的不是一点点
全新RD6006-W分享裂变优惠券 优惠券: https://c.tb.cn/c.0S9LSZ RD6006: https://c.tb.cn/c.0gdt64 349-85=264 配套S06A外壳领15元店铺优惠券 优惠券 :https://c.tb.cn/c.0ShoHX S06A ......
RuiDeng 电源技术
自制全自动多用途应急灯
当夜晚来临时,你正在灯下工作学习时,突然停电了,周围一片漆黑,你一定会不知所措。只能在黑暗中摸索着寻找蜡烛、手电,非常不方便……还有一些特殊的场所如:宾馆、饭店或地下室人员流动密集 ......
qwqwqw2088 DIY/开源硬件专区
怎样核算和控制制作的PCB板成本?
本帖最后由 qwqwqw2088 于 2017-5-10 08:29 编辑 最近一段时间,PCB板厂不断发来涨价通知,原因是原材料涨价,加工成本涨价等等,,怎样核算和控制制作的PCB板成 本?,PCB加工价格的多样性 ......
qwqwqw2088 PCB设计
MSP430中风火轮的PCB用99SE怎么画?
174084 感觉用99SE画不规则,太有难度了! 大家有什么经验吗? ...
蓝雨夜 微控制器 MCU
临近年终,鞭炮声声
今天坐车来的路上,发现道边已经有搭好的烟花爆竹零售点的简易棚了,估计马上就要可以上货卖了。而且平时也有零散的鞭炮声,晚上还有放烟花的。你们周围地情况呢?...
liuceone 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1823  1419  1650  365  2928  46  7  50  6  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved