电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3577YS80PFI8

产品描述IC sram 4.5mbit 8ns 100tqfp
产品类别存储   
文件大小237KB,共22页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V3577YS80PFI8概述

IC sram 4.5mbit 8ns 100tqfp

文档预览

下载PDF文档
128K X 36, 256K X 18
3.3V Synchronous SRAMs
3.3V I/O, Flow-Through Outputs
Burst Counter, Single Cycle Deselect
Features
IDT71V3577YS
IDT71V3579YS
IDT71V3577YSA
IDT71V3579YSA
Description
The IDT71V3577/79 are high-speed SRAMs organized as
128K x 36/256K x 18. The IDT71V3577/79 SRAMs contain write, data,
address and control registers. There are no registers in the data output
path (flow-through architecture). Internal logic allows the SRAM to gen-
erate a self-timed write based upon a decision which can be left until the
end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V3577/79 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V3577/79 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Asynchronous
Synchronous
N/A
N/A
128K x 36, 256K x 18 memory configurations
Supports fast access times:
Commercial:
– 6.5ns up to 133MHz clock frequency
– 7.5ns up to 117MHz clock frequency
Commercial and Industrial:
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte write
enable (BWE), and byte writes (BWx)
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O
Optional - Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC Standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array
Pin Description Summary
A
0
-A
17
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V3579.
1
©2006 Integrated Device Technology, Inc.
APRIL 2006
DSC-6450/0A
6450tbl 01
Marvell PXA300 解决方案
深圳飞昂科技有限公司 本公司主要承接各类消费电子和工业控制解决方案,提供WinCE和Linux的各类软件服务。并长期供应 Marvell PXA300开发板和 Marvell PXA300 CPU。 ...
mysnooker 嵌入式系统
【平头哥RVB2601创意应用开发】使用体验03 -- 系统定时器
本创意项目需要定时进行命令下发,轮询传感器节点,所以本篇记录使用aos_timer的过程。 1、系统定时器介绍 AOS的定时器是基于系统节拍tick作为最基本的时间调度单元即最小时间周期。YoC平 ......
sonicfirr 玄铁RISC-V活动专区
CH224 功能初步测试
一直计划做一个可以通过usb、wifi、蓝牙以及 micropython 控制的多功能便携式 usb 电源(其实第一版的原型机已经做好,功能也测试通过),方便平时开发、DIY、测试。但是普通 USB 的输出功率较 ......
dcexpert 国产芯片交流
代码整洁之道(2)
《极限编程实施》作者Ron Jeffries 仔细研究了贝克的简单代码规则,并依其重要顺序分别列为:& 能通过所有测试& 没有重复代码& 体现系统中的全部涉及理念& 包括尽量少的实体,比如类、 ......
guyu_1 FPGA/CPLD
IIC驱动 为难
要写一个芯片的驱动,是IIC接口的,要求是些8Bytes数据,读8Bytes 本来想自己写个IIC驱动的,但看了下三星BSP里面有IIC的驱动,所以想移植一下,结果,发现它里面的东西真的好多, 如 ......
黄小明 嵌入式系统
请问VS 2005 PPC 2003 能用 ADO CE3.1访问 SQL MOBILE 数据库吗?
我已经做了用ADO CE访问 SQL CE 2.0的程序,现在想换SQL MOBILE 2005数据库,请问能继续使用ADO CE访问吗? 求助!!!!!!!!1 ...
test12 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1158  1834  905  1548  1719  8  22  56  35  48 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved