电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3558SA100BQ8

产品描述IC sram 4.5mbit 100mhz 165cabga
产品类别存储   
文件大小642KB,共28页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V3558SA100BQ8概述

IC sram 4.5mbit 100mhz 165cabga

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
IDT71V3556S/XS
IDT71V3558S/XS
IDT71V3556SA/XSA
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Description
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
FEBRUARY
2009
1
©2006 Integrated Device Technology, Inc.
DSC-5281/09
RT-Thread在富士通Cortex M3 Easy Kit开发板上的移植
1、安装IAREmbeddedWorkbench®forARM,这次我用的是最新从IAR官网下载的使用EWARM-EV-CD-6307.exe2、安装万利电子的驱动(支持IAREWARM6.30),安装完成后重启电脑。http://www.manley.com ......
yang.aiquan DIY/开源硬件专区
串口接收消息并返回
最近实验PC通过串口与单片机通信,要求如下代码开头所说,但是通信过程中在按键的同时lcd与PC的串口助手同时出现了多余信息,请高手指教。 另外,我想在单片机接收到8个字符后自动发送8个字 ......
cooljun007 51单片机
allegro16.6负片敷铜求助。。。
第一次接触allegro,在PCB对电源层和地层(用的是负片)敷铜直接就把板子上所有通孔类引脚和via都覆盖了,完全没区分是不是相同网络。拿别人的板子用同样操作敷铜又是正常的,折腾半天实 ......
cqu3195 PCB设计
基于DSP的加速度计温度控制系统的设计
TMS320F240将DSP的高速运算能力和高效控制能力集于一体,其主要特点如下: (1)核心CPU包括32位的中央算术逻辑单元(CALU)、32位累加器、16位×16位并行乘法器、3个定标移位寄存器和8个16位辅 ......
Jacktang 微控制器 MCU
工业交换机不知道的技术
中国工业交换机核心技术的缺失,外资品牌的垄断、市场的暴利、产品的货不对版,安防工业时代和安防工业交换机新标准 ...
icey8888 工业自动化与控制
Mismatched time stamp on .rel file
我在wince6下,移植5.0的bsp到6.0,最后make run-time image时,提示如下信息: Error: Mismatched time stamp on .rel file for module kernel.dll requesting kernel fixup. Valid .rel f ......
qianlongwuyong 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2227  1313  417  2639  2067  43  4  42  39  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved