电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V3556S150BG8

产品描述IC sram 4.5mbit 150mhz 119bga
产品类别存储   
文件大小642KB,共28页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT71V3556S150BG8概述

IC sram 4.5mbit 150mhz 119bga

文档预览

下载PDF文档
128K x 36, 256K x 18
3.3V Synchronous ZBT SRAMs
3.3V I/O, Burst Counter
Pipelined Outputs
IDT71V3556S/XS
IDT71V3558S/XS
IDT71V3556SA/XSA
IDT71V3558SA/XSA
Features
128K x 36, 256K x 18 memory configurations
Supports high performance system speed - 200 MHz
(3.2 ns Clock-to-Data Access)
ZBT
TM
Feature - No dead cycles between write and read
cycles
Internally synchronized output buffer enable eliminates the
need to control
OE
Single R/W (READ/WRITE) control pin
Positive clock-edge triggered address, data, and control
signal registers for fully pipelined applications
4-word burst capability (interleaved or linear)
Individual byte write (BW
1
-
BW
4
) control (May tie active)
Three chip enables for simple depth expansion
3.3V power supply (±5%), 3.3V I/O Supply (V
DDQ)
Optional- Boundary Scan JTAG Interface (IEEE 1149.1
compliant)
Packaged in a JEDEC standard 100-pin plastic thin quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch
ball grid array (fBGA)
The IDT71V3556/58 are 3.3V high-speed 4,718,592-bit (4.5 Mega-
bit) synchronous SRAMS. They are designed to eliminate dead bus
cycles when turning the bus around between reads and writes, or
writes and reads. Thus, they have been given the name ZBT
TM
, or
Zero Bus Turnaround.
Address and control signals are applied to the SRAM during one
clock cycle, and two cycles later the associated data cycle occurs, be it
read or write.
The IDT71V3556/58 contain data I/O, address and control signal
registers. Output enable is the only asynchronous signal and can be used
to disable the outputs at any given time.
A Clock Enable (CEN) pin allows operation of the IDT71V3556/58
to be suspended as long as necessary. All synchronous inputs are
ignored when (CEN) is high and the internal device registers will hold
their previous values.
There are three chip enable pins (CE
1
, CE
2
,
CE
2
) that allow the user
to deselect the device when desired. If any one of these three are not
asserted when ADV/LD is low, no new memory operation can be
initiated. However, any pending data transfers (reads or writes) will be
completed. The data bus will tri-state two cycles after chip is deselected
or a write is initiated.
Description
Pin Description Summary
A
0
-A
17
CE
1
, CE
2
,
CE
2
OE
R/W
CEN
BW
1
,
BW
2
,
BW
3
,
BW
4
CLK
ADV/LD
LBO
TMS
TDI
TCK
TDO
TRST
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
Address Inputs
Chip Enables
Output Enable
Read/Write Signal
Clock Enable
Individual Byte Write Selects
Clock
Advance burst address / Load new address
Linear / Interleaved Burst Order
Test Mode Select
Test Data Input
Test Clock
Test Data Output
JTAG Reset (Optional)
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Output
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Static
Synchronous
Synchronous
N/A
Synchronous
Asynchronous
Synchronous
Synchronous
Static
Static
5281 tbl 01
FEBRUARY
2009
1
©2006 Integrated Device Technology, Inc.
DSC-5281/09
中科蓝讯AB32VG1开发板基于RT-Thread系统--串口设备的使用--分享
转载来源:https://blog.bruceou.cn/2021/03/4-watchdog/770/ https://blog.bruceou.cn/2021/03/3-use-of-serial-port-equipment/766/ 开发环境: RT-Thread版本:4.0.3 操作系统:Wind ......
火辣西米秀 国产芯片交流
运算放大器的稳定性
本系列所采用的所有技术都将“以实例来定义”,而不管它在其他应用中能否用普通公式来表达。为便于进行稳定性分析,我们在工具箱中使用了多种工具,包括数据资料信息、技巧、经验、SPICE仿真以 ......
lixiaohai8211 模拟电子
给我的树莓派 zero w 安个家
话说前阵子看到树莓派新发布了zero w,很是心动,不过由于只能转运而且每次只能买一个,就没有第一时间下手 然而过了半个月,实在是忍不住了,虽说还没计划好怎么玩,但是毕竟也就百十块钱, ......
anqi90 DIY/开源硬件专区
Analog Discovery 2 测评(4) 时域测试也可玩花样
本帖最后由 cruelfox 于 2019-11-24 18:15 编辑   在上一个帖子Analog Discovery 2 测评(3) 频率响应测试利器我给大家分享了用这个小工具测了几种元件或电路的频率特性。它的功能不仅于此 ......
cruelfox 测试/测量
请教一下SPI的相关问题(刚申请的,分数以后送)
刚接触SPI,用的arm9,现在boss让用SPI通过DMA与外设传输数据。 看芯片资料里,SPI本身有发送寄存器SPI_TDR,而DMA发送是用的是SPI_TPR吧?所以我想知道是不是用DMA的时候,SPI_TDR就没用了,可 ......
lnf99 嵌入式系统
【视频】BlueNGR-Mesh入门指南
在意法半导体AMG公众号里看到使用BlueNRG实现蓝牙Mesh的视频,分享给大家。 论坛相关帖子:https://bbs.eeworld.com.cn/thread-653679-1-1.html 官方介绍页面:https://www.st.com/content/ ......
littleshrimp 意法半导体-低功耗射频

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1743  1137  1707  1947  1441  44  48  25  5  23 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved