电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74ALVCR162601TX

产品描述txrx 18bit univ bus LV 56tssop
产品类别逻辑    逻辑   
文件大小90KB,共6页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
标准
下载文档 详细参数 选型对比 全文预览

74ALVCR162601TX在线购买

供应商 器件名称 价格 最低购买 库存  
74ALVCR162601TX - - 点击查看 点击购买

74ALVCR162601TX概述

txrx 18bit univ bus LV 56tssop

74ALVCR162601TX规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Fairchild
零件包装代码TSSOP
包装说明TSSOP, TSSOP56,.3,20
针数56
Reach Compliance Codeunknown
控制类型INDEPENDENT CONTROL
计数方向BIDIRECTIONAL
系列ALVC/VCX/A
JESD-30 代码R-PDSO-G56
JESD-609代码e3
长度14 mm
逻辑集成电路类型REGISTERED BUS TRANSCEIVER
最大I(ol)0.012 A
湿度敏感等级2
位数18
功能数量1
端口数量2
端子数量56
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE WITH SERIES RESISTOR
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码TSSOP
封装等效代码TSSOP56,.3,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法TAPE AND REEL
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup4.3 ns
传播延迟(tpd)9.8 ns
认证状态Not Qualified
座面最大高度1.2 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.65 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.5 mm
端子位置DUAL
处于峰值回流温度下的最长时间NOT SPECIFIED
翻译N/A
触发器类型POSITIVE EDGE
宽度6.1 mm
Base Number Matches1

文档预览

下载PDF文档
74ALVCR162601 Low Voltage 18-Bit Universal Bus Transceivers with 3.6V Tolerant Inputs and Outputs and 26Ω
Series Resistors in the Outputs
September 2001
Revised October 2001
74ALVCR162601
Low Voltage 18-Bit Universal Bus Transceivers
with 3.6V Tolerant Inputs and Outputs
and 26
Series Resistors in the Outputs
General Description
The 74ALVCR162601, 18-bit universal bus transceiver,
combines D-type latches and D-type flip-flops to allow data
flow in transparent, latched, and clocked modes.
Data flow in each direction is controlled by output-enable
(OEAB and OEBA), latch-enable (LEAB and LEBA), and
clock (CLKAB and CLKBA) inputs. The clock can be con-
trolled by the clock-enable (CLKENAB and CLKENBA)
inputs. For A-to-B data flow, the device operates in the
transparent mode when LEAB is HIGH. When LEAB is
LOW, the A data is latched if CLKAB is held at a HIGH-to-
LOW logic level. If LEAB is LOW, the A bus data is stored
in the latch/flip-flop on the LOW-to-HIGH transition of
CLKAB. Output-enable OEAB is active-LOW. When OEAB
is HIGH, the outputs are in the high-impedance state.
Data flow for B to A is similar to that of A to B but uses
OEBA, LEBA, CLKBA and CLKENBA.
The 74ALVCR162601 is designed for low voltage (1.65V to
3.6V) V
CC
applications with I/O compatibility up to 3.6V.
The 74ALVCR162601 is also designed with 26
series
resistors on both the A and B Port outputs. This design
reduces line noise in applications such as memory address
drivers, clock drivers, and bus transceivers/transmitters.
Features
I
1.65–3.6V V
CC
supply operation
I
3.6V tolerant inputs and outputs
I
26
series resistors on both the A and B Port outputs.
I
t
PD
(A to B, B to A)
4.3 ns max for 3.0V to 3.6V V
CC
5.1 ns max for 2.3V to 2.7V V
CC
9.2 ns max for 1.65V to 1.95V V
CC
I
Power-down HIGH impedance inputs and outputs
I
Supports live insertion/withdrawal (Note 1)
I
Uses patented noise/EMI reduction circuitry
I
Latchup conforms to JEDEC JED78
I
ESD performance:
Human body model
>
2000V
Machine model
>
200V
Note 1:
To ensure the high-impedance state during power up or power
down, OE should be tied to V
CC
through a pull-up resistor; the minimum
value of the resistor is determined by the current-sourcing capability of the
driver.
Ordering Code:
Order Number
74ALVCR162601T
Package
Number
MTD56
Package Description
56-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
© 2001 Fairchild Semiconductor Corporation
DS500660
www.fairchildsemi.com

74ALVCR162601TX相似产品对比

74ALVCR162601TX
描述 txrx 18bit univ bus LV 56tssop
是否Rohs认证 符合
厂商名称 Fairchild
零件包装代码 TSSOP
包装说明 TSSOP, TSSOP56,.3,20
针数 56
Reach Compliance Code unknown
控制类型 INDEPENDENT CONTROL
计数方向 BIDIRECTIONAL
系列 ALVC/VCX/A
JESD-30 代码 R-PDSO-G56
JESD-609代码 e3
长度 14 mm
逻辑集成电路类型 REGISTERED BUS TRANSCEIVER
最大I(ol) 0.012 A
湿度敏感等级 2
位数 18
功能数量 1
端口数量 2
端子数量 56
最高工作温度 85 °C
最低工作温度 -40 °C
输出特性 3-STATE WITH SERIES RESISTOR
输出极性 TRUE
封装主体材料 PLASTIC/EPOXY
封装代码 TSSOP
封装等效代码 TSSOP56,.3,20
封装形状 RECTANGULAR
封装形式 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
包装方法 TAPE AND REEL
峰值回流温度(摄氏度) 260
电源 3.3 V
Prop。Delay @ Nom-Sup 4.3 ns
传播延迟(tpd) 9.8 ns
认证状态 Not Qualified
座面最大高度 1.2 mm
最大供电电压 (Vsup) 3.6 V
最小供电电压 (Vsup) 1.65 V
标称供电电压 (Vsup) 1.8 V
表面贴装 YES
技术 CMOS
温度等级 INDUSTRIAL
端子面层 Matte Tin (Sn)
端子形式 GULL WING
端子节距 0.5 mm
端子位置 DUAL
处于峰值回流温度下的最长时间 NOT SPECIFIED
翻译 N/A
触发器类型 POSITIVE EDGE
宽度 6.1 mm
Base Number Matches 1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1960  321  1536  1922  768  36  21  46  47  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved