电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9855201VXC

产品描述RISC Microcontroller, 32-Bit, 12MHz, CMOS, CERAMIC, PGA-144
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小3MB,共62页
制造商Defense Logistics Agency
下载文档 详细参数 全文预览

5962-9855201VXC概述

RISC Microcontroller, 32-Bit, 12MHz, CMOS, CERAMIC, PGA-144

5962-9855201VXC规格参数

参数名称属性值
包装说明PGA,
Reach Compliance Codeunknow
ECCN代码3A001.A.2.C
具有ADCNO
地址总线宽度20
位大小32
DAC 通道NO
DMA 通道NO
外部数据总线宽度16
JESD-609代码e4
长度39.751 mm
最高工作温度125 °C
最低工作温度-55 °C
PWM 通道NO
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形式GRID ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度4.826 mm
速度12 MHz
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
宽度39.751 mm
uPs/uCs/外围集成电路类型MICROCONTROLLER, RISC
Base Number Matches1

文档预览

下载PDF文档
Standard Products
UT69R000 RadHard MicroController
Data Sheet
Jan. 1999
q
Harvard architecture
- 64K data space
- 1M instruction space
q
High throughput engine
- 2 clocks per instruction
- 8 MIPS @ 16 MHz
- Static design
q
15 levels of interrupts
- 8 external user defined interrupts
- Machine error and power fail
q
Two on-board 16-bit interval timers
- Timer A, 10
µs/bit
- Timer B, 100
µs/bit
resolution
q
8-bit software controlled output discrete bus
q
Register- oriented architecture has 21
user-accessible registers
- 16-bit or 32-bit register configurations
q
Supports direct memory access (DMA) system
configuration
OSCOUT
OE
WE
BRQ
BGNT
BUSY
BGACK
NUI1
NUI2
NUI3
STATE1
DI1
DI2
MEMORY
CONTROL
BUS
ARBITRA-
TION
PROCES-
SOR
STATUS
OSCIN
SYSCLK
q
Built-in 9600 baud UART
q
Full military operating temperature range, -55
o
C to
+125
o
C, in accordance with MIL-PRF-3853 for Class Q
or V
q
Radiation-hardened process and design; total dose
irradiation testing to MIL-STD-883 Method 1019
- Total dose: 1.0E6 rads(Si)
- Dose rate upset: 1.0E9 rads(Si)
- Dose rate survival: 1.0E11 rads(Si)
- Single event upset: < 25.6E-6 errors/device-day
q
Post-radiation AC/DC performance characteristics
guaranteed by MIL-STD-883 Method 1019 testing
at 1.0E6 rads(Si)
q
Latchup immune 1.5-micron CMOS, epitaxial,
double-level-metal technology
q
Packaging options:
- 132-lead flatpack
- 144-pin pingrid array (plus one index pin)
16
TIMCLK
TES
T
UARTOUT
UARTIN
UART
OSCILLATOR
/CLOCK
SHIFT REG
PROCESSOR
CONTROL
LOGIC
ID
32
GENERAL
PURPOSE
REGISTERS
TBR
RBR
TR
32
32
BIT REG
32
TB
IM
TEMP DEST
16
TEMP SRC
FR
PI
ST
SW
32
32
16
16
16
16
16
16
16
I/O
MUX
INSTRUCTION
DATA
16
IC/ICs
INSTRUCTION
ADDRESS
MCHNE1
BTERR
MCHNE2
MPROT
PFAIL
INT5
INT6
INT0-4
MRST
20
ADD
MUX
32
ACC
32
PIPELINE
BUS
CONTROL
8
16
OD(7:0)
OPERAND
DATA
DTACK
M/IO
R/WR
DS
OPERAND
ADDRESS
A MUX
INTER-
RUPTS
B MUX
16
32
16
32-BIT ALU
ADDR
MUX
5
Figure 1. UT69R000 Functional Block Diagram

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 91  645  138  98  2272  2  13  3  46  34 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved