电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS64LPS51236B-250B2LA3

产品描述Standard SRAM, 512KX36, 2.6ns, CMOS, PBGA119, 14 X 22 MM, LEAD FREE, PLASTIC, MS-028, BGA-119
产品类别存储    存储   
文件大小2MB,共33页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS64LPS51236B-250B2LA3概述

Standard SRAM, 512KX36, 2.6ns, CMOS, PBGA119, 14 X 22 MM, LEAD FREE, PLASTIC, MS-028, BGA-119

IS64LPS51236B-250B2LA3规格参数

参数名称属性值
Objectid1331563081
包装说明BGA,
Reach Compliance Codeunknown
Country Of OriginMainland China, Taiwan
ECCN代码3A991.B.2.A
YTEOL5.75
最长访问时间2.6 ns
JESD-30 代码R-PBGA-B119
长度22 mm
内存密度18874368 bit
内存集成电路类型STANDARD SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度125 °C
最低工作温度-40 °C
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)250
座面最大高度3.5 mm
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度14 mm

文档预览

下载PDF文档
IS61LPS51236B/IS61VPS51236B/IS61VVPS51236B
IS61LPS102418B/IS61VPS102418B/IS61VVPS102418B
512K x36 and 1024K x18 18Mb SYNCHRONOUS PIPELINED
SINGLE CYCLE DESELECT STATIC RAM
NOVEMBER 2014
FEATURES
Internal self-timed write cycle
Individual Byte Write Control and Global Write
Clock controlled, registered address, data and
control
Burst sequence control using MODE input
Three chip enable option for simple depth
expansion and address pipelining
Common data inputs and data outputs
Auto Power-down during deselect
Single cycle deselect
Snooze MODE for reduced-power standby
JEDEC 100-pin QFP, 165-ball BGA and 119-ball
BGA packages
Power supply:
LPS: V
DD
3.3V (± 5%), V
DDQ
3.3V/2.5V (± 5%)
VPS: V
DD
2.5V (± 5%), V
DDQ
2.5V (± 5%)
VVPS: V
DD
1.8V (± 5%), V
DDQ
1.8V (± 5%)
JTAG Boundary Scan for BGA packages
Commercial, Industrial and Automotive
temperature support
Lead-free available
For leaded options, please contact ISSI
DESCRIPTION
The 18Mb product family features high-speed, low-
power synchronous static RAMs designed to provide
burstable, high-performance memory for
communication and networking applications. The
IS61LPS/VPS/VVPS51236B are organized as 524,288
words by 36bits. The IS61LPS/VPS/VVPS102418B are
organized as 1,048,576 words by 18bits. Fabricated
with ISSI's advanced CMOS technology, the device
integrates a 2-bit burst counter, high-speed SRAM
core, and high-drive capability outputs into a single
monolithic circuit. All synchronous inputs pass through
registers controlled by a positive-edge-triggered single
clock input.
Write cycles are internally self-timed and are initiated
by the rising edge of the clock input. Write cycles can
be one to four bytes wide as controlled by the write
control inputs.
Separate byte enables allow individual bytes to be
written. The byte write operation is performed by using
the byte write enable (/BWE) input combined with one
or more individual byte write signals (/BWx). In
addition, Global Write (/GW) is available for writing all
bytes at one time, regardless of the byte write controls.
Bursts can be initiated with either /ADSP (Address
Status Processor) or /ADSC (Address Status Cache
Controller) input pins. Subsequent burst addresses can
be generated internally and controlled by the /ADV
(burst address advance) input pin.
The mode pin is used to select the burst sequence
order. Linear burst is achieved when this pin is tied
LOW. Interleave burst is achieved when this pin is tied
HIGH or left floating.
FAST ACCESS TIME
Symbol
tKQ
tKC
Parameter
Clock Access
Time
Cycle time
Frequency
-250
2.6
4
250
-200
3.0
5
200
Units
ns
ns
MHz
Copyright © 2014 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.- www.issi.com
Rev. B
10/16/2014
1
如何去除周围环境的噪音
这个项目是在任何的环境下,进行语录,然后将语录的音频转变成为文字数据,语录的精准度要求很高,所以周围的环境的影响非常的大,如果安静的环境语录的效果当然不会差,但是当四周环境很差的时 ......
madokaaukawa DSP 与 ARM 处理器
晒WEBENCH设计的过程+一款交流220V@50HZ供电输入12V@3A的AC-DC电源设计
本帖最后由 yyl830113 于 2014-8-10 12:46 编辑 一 方案构想 在设计控制设备中,采用开关电源是首先选择,对于一些空间限制的地方,那些大尺寸的开关电源模块无法安装,只能采用电路板设 ......
yyl830113 模拟与混合信号
电子原器件基本培训知识
电子原器件基本培训知识...
xiaofeng0500 模拟电子
【AN-1139应用笔记】了解并行编程协议
简介 ADuC8xx系列器件编程的主要方法是通过串行编程,详细说明请参阅ADI公司网站(www.analog.com)上的相关数据手册以及应用笔记AN-1074。 然而,对于某些用户来说,通过标准器件编程器对这些 ......
EEWORLD社区 ADI 工业技术
(已解决)蓝牙搜素无设备,SD卡无数据记录
接上一篇帖子 STM32L476和BlueNRG相关 - 意法半导体AMG SensorTile开发大赛 - 电子工程世界-论坛 https://bbs.eeworld.com.cn/thread-520886-1-1.html 核心板烧了DataLog_USB.hex,按如下连 ......
suoma MEMS传感器
搬实验室,出东西啦,WIFI TFT LCD ARM M4等
搬实验室,出东西啦,WIFI TFT LCD ARM M4等 qq 84321999 注明eeword 额,东西太多, 价格感兴趣的加QQ聊吧,...
hanskying666 淘e淘

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2664  985  1033  575  1519  54  20  21  12  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved