电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC4008E-2PC84C

产品描述Field Programmable Gate Array, 324 CLBs, 6000 Gates, 125MHz, 324-Cell, CMOS, PQCC84, PLASTIC, LCC-84
产品类别可编程逻辑器件    可编程逻辑   
文件大小566KB,共68页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

XC4008E-2PC84C概述

Field Programmable Gate Array, 324 CLBs, 6000 Gates, 125MHz, 324-Cell, CMOS, PQCC84, PLASTIC, LCC-84

XC4008E-2PC84C规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
Objectid1468155533
零件包装代码LCC
包装说明PLASTIC, LCC-84
针数84
Reach Compliance Codeunknown
其他特性MAX USABLE 8000 LOGIC GATES
最大时钟频率125 MHz
CLB-Max的组合延迟1.6 ns
JESD-30 代码S-PQCC-J84
JESD-609代码e0
长度29.3116 mm
湿度敏感等级3
可配置逻辑块数量324
等效关口数量6000
输入次数144
逻辑单元数量324
输出次数144
端子数量84
最高工作温度85 °C
最低工作温度
组织324 CLBS, 6000 GATES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC84,1.2SQ
封装形状SQUARE
封装形式CHIP CARRIER
峰值回流温度(摄氏度)225
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度5.08 mm
最大供电电压5.25 V
最小供电电压4.75 V
标称供电电压5 V
表面贴装YES
技术CMOS
温度等级OTHER
端子面层Tin/Lead (Sn85Pb15)
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度29.3116 mm

文档预览

下载PDF文档
Product Obsolete or Under Obsolescence
0
R
XC4000E and XC4000X Series Field
Programmable Gate Arrays
0
0*
May 14, 1999 (Version 1.6)
Product Specification
XC4000E and XC4000X Series
Features
Note:
Information in this data sheet covers the XC4000E,
XC4000EX, and XC4000XL families. A separate data sheet
covers the XC4000XLA and XC4000XV families. Electrical
Specifications and package/pin information are covered in
separate sections for each family to make the information
easier to access, review, and print. For access to these sec-
tions, see the Xilinx web site at
http://www.xilinx.com/xlnx/xweb/xil_publications_index.jsp
System featured Field-Programmable Gate Arrays
- SelectRAM
TM
memory: on-chip ultra-fast RAM with
- synchronous write option
- dual-port RAM option
- Fully PCI compliant (speed grades -2 and faster)
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
System Performance beyond 80 MHz
Flexible Array Architecture
Low Power Segmented Routing Architecture
Systems-Oriented Features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XC4000E output
Configured by Loading Binary File
- Unlimited re-programmability
Read Back Capability
- Program verification
- Internal node observability
Backward Compatible with XC4000 Devices
Development System runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Low-Voltage Versions Available
• Low-Voltage Devices Function at 3.0 - 3.6 Volts
• XC4000XL: High Performance Low-Voltage Versions of
XC4000EX devices
Additional XC4000X Series Features
High Performance — 3.3 V XC4000XL
High Capacity — Over 180,000 Usable Gates
5 V tolerant I/Os on XC4000XL
0.35
µm
SRAM process for XC4000XL
Additional Routing Over XC4000E
- almost twice the routing capacity for high-density
designs
Buffered Interconnect for Maximum Speed Blocks
Improved VersaRing
TM
I/O Interconnect for Better Fixed
Pinout Flexibility
12 mA Sink Current Per XC4000X Output
Flexible New High-Speed Clock Network
- Eight additional Early Buffers for shorter clock delays
- Virtually unlimited number of clock signals
Optional Multiplexer or 2-input Function Generator on
Device Outputs
Four Additional Address Bits in Master Parallel
Configuration Mode
0
6
Introduction
XC4000 Series high-performance, high-capacity Field Pro-
grammable Gate Arrays (FPGAs) provide the benefits of
custom CMOS VLSI, while avoiding the initial cost, long
development cycle, and inherent risk of a conventional
masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased
speed, abundant routing resources, and new, sophisticated
software to achieve fully automated implementation of
complex, high-density, high-performance designs.
The XC4000E and XC4000X Series currently have 20
members, as shown in
Table 1.
May 14, 1999 (Version 1.6)
6-5
新手提问
来了之后发现世界好大啊,我想问DSP设计,编程方面的问题,发在哪个版块合适?...
niuhaibing 嵌入式系统
FIR滤波程序(求解答)
大家好,因项目需要,我需要做个FIR滤波器程序,可是根据参考程序,自己设计的还是不行,今天实在没有办法了,把程序重要部分贴上来,大家帮我解答一下吧,谢谢了!! #include "DSP28_Dev ......
小喇叭 微控制器 MCU
通过ZBOSS(含源码)实现2530/2531 uart/usb wireshark 抓RF包(sniffer)
现在基本上大部分人都是通过usbdongle抓包,笔者下面带来的是开源的ZBOSS支持2530/2531的wireshark抓包,测试硬件为2530通过UART; ZBOSS大致也介绍一下,美国的开源的zigbee协议,相对于 ......
dan158185 无线连接
PCB寄生电容的问题
两层板的顶层和底层走信号线,四层板顶层和底层走信号线,信号线的线宽和路径什么的都和两层板一样,只是四层板增加了负片层,电源和地,分布为TOP-GND-POWER-BOTTOM,现在在这两种情况下那种的 ......
S3S4S5S6 PCB设计
来说说本次ADI实验室电路DIY大赛参赛项目的不足
一直在密切关注本次ADI实验室电路DIY大赛,可以说所有提出申报和最后参与实施的项目个个都没有放过,欣喜的是,通过本次DIY大赛确实看到了不少优秀的作品和众多年轻人的热情及才华,特别是一些 ......
chunyang ADI 工业技术
pcie_3.0_总线规范.pdf
pcie_3.0_总线规范.pdf ...
zxopenljx FPGA/CPLD

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2045  2659  530  2695  203  17  47  40  27  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved