电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

XC6SLX150-3FGG676I

产品描述IC fpga 498 I/O 676fbga
产品类别可编程逻辑器件    可编程逻辑   
文件大小359KB,共11页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
标准
下载文档 详细参数 全文预览

XC6SLX150-3FGG676I在线购买

供应商 器件名称 价格 最低购买 库存  
XC6SLX150-3FGG676I - - 点击查看 点击购买

XC6SLX150-3FGG676I概述

IC fpga 498 I/O 676fbga

XC6SLX150-3FGG676I规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称XILINX(赛灵思)
零件包装代码BGA
包装说明27 X 27 MM, 1 MM PITCH, LEAD FREE, FBGA-676
针数676
Reach Compliance Codecompli
ECCN代码3A991.D
Factory Lead Time12 weeks
最大时钟频率862 MHz
CLB-Max的组合延迟0.21 ns
JESD-30 代码S-PBGA-B676
JESD-609代码e1
长度27 mm
湿度敏感等级3
可配置逻辑块数量11519
输入次数498
逻辑单元数量147443
输出次数498
端子数量676
最高工作温度100 °C
最低工作温度-40 °C
组织11519 CLBS
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA676,26X26,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)250
电源1.2,2.5/3.3 V
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
座面最大高度2.44 mm
最大供电电压1.26 V
最小供电电压1.14 V
标称供电电压1.2 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Silver/Copper (Sn96.5Ag3.0Cu0.5)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度27 mm

文档预览

下载PDF文档
11
Spartan-6 Family Overview
DS160 (v2.0) October 25, 2011
Product Specification
General Description
The Spartan®-6 family provides leading system integration capabilities with the lowest total cost for high-volume applications. The
thirteen-member family delivers expanded densities ranging from 3,840 to 147,443 logic cells, with half the power consumption of previous
Spartan families, and faster, more comprehensive connectivity. Built on a mature 45 nm low-power copper process technology that
delivers the optimal balance of cost, power, and performance, the Spartan-6 family offers a new, more efficient, dual-register 6-input look-
up table (LUT) logic and a rich selection of built-in system-level blocks. These include 18 Kb (2 x 9 Kb) block RAMs, second generation
DSP48A1 slices, SDRAM memory controllers, enhanced mixed-mode clock management blocks, SelectIO™ technology, power-
optimized high-speed serial transceiver blocks, PCI Express® compatible Endpoint blocks, advanced system-level power management
modes, auto-detect configuration options, and enhanced IP security with AES and Device DNA protection. These features provide a low-
cost programmable alternative to custom ASIC products with unprecedented ease of use. Spartan-6 FPGAs offer the best solution for
high-volume logic designs, consumer-oriented DSP designs, and cost-sensitive embedded applications. Spartan-6 FPGAs are the
programmable silicon foundation for Targeted Design Platforms that deliver integrated software and hardware components that enable
designers to focus on innovation as soon as their development cycle begins.
Summary of Spartan-6 FPGA Features
Spartan-6 Family:
Spartan-6 LX FPGA: Logic optimized
Spartan-6 LXT FPGA: High-speed serial connectivity
Designed for low cost
Multiple efficient integrated blocks
Optimized selection of I/O standards
Staggered pads
High-volume plastic wire-bonded packages
Low static and dynamic power
45 nm process optimized for cost and low power
Hibernate power-down mode for zero power
Suspend mode maintains state and configuration with
multi-pin wake-up, control enhancement
Lower-power 1.0V core voltage (LX FPGAs, -1L only)
High performance 1.2V core voltage (LX and LXT
FPGAs, -2, -3, and -3N speed grades)
Multi-voltage, multi-standard SelectIO™ interface banks
Up to 1,080 Mb/s data transfer rate per differential I/O
Selectable output drive, up to 24 mA per pin
3.3V to 1.2V I/O standards and protocols
Low-cost HSTL and SSTL memory interfaces
Hot swap compliance
Adjustable I/O slew rates to improve signal integrity
High-speed GTP serial transceivers in the LXT FPGAs
Up to 3.2 Gb/s
High-speed interfaces including: Serial ATA, Aurora,
1G Ethernet, PCI Express, OBSAI, CPRI, EPON,
GPON, DisplayPort, and XAUI
Integrated Endpoint block for PCI Express designs (LXT)
Low-cost PCI® technology support compatible with the
33 MHz, 32- and 64-bit specification.
Efficient DSP48A1 slices
High-performance arithmetic and signal processing
Fast 18 x 18 multiplier and 48-bit accumulator
Pipelining and cascading capability
Pre-adder to assist filter applications
Integrated Memory Controller blocks
DDR, DDR2, DDR3, and LPDDR support
Data rates up to
800 Mb/s (12.8
Gb/s peak bandwidth)
Multi-port bus structure with independent FIFO to reduce
design timing issues
Abundant logic resources with increased logic capacity
Optional shift register or distributed RAM support
Efficient 6-input LUTs improve performance and
minimize power
LUT with dual flip-flops for pipeline centric applications
Block RAM with a wide range of granularity
Fast block RAM with byte write enable
18 Kb blocks that can be optionally programmed as two
independent 9 Kb block RAMs
Clock Management Tile (CMT) for enhanced performance
Low noise, flexible clocking
Digital Clock Managers (DCMs) eliminate clock skew
and duty cycle distortion
Phase-Locked Loops (PLLs) for low-jitter clocking
Frequency synthesis with simultaneous multiplication,
division, and phase shifting
Sixteen low-skew global clock networks
Simplified configuration, supports low-cost standards
2-pin auto-detect configuration
Broad third-party SPI (up to x4) and NOR flash support
Feature rich Xilinx Platform Flash with JTAG
MultiBoot support for remote upgrade with multiple
bitstreams, using watchdog protection
Enhanced security for design protection
Unique Device DNA identifier for design authentication
AES bitstream encryption in the larger devices
Faster embedded processing with enhanced, low cost,
MicroBlaze™ soft processor
Industry-leading IP and reference designs
© 2009–2011 Xilinx, Inc. Xilinx, the Xilinx logo, Artix, ISE, Kintex, Spartan, Virtex, Zynq, and other designated brands included herein are trademarks of Xilinx in the United States
and other countries. PCI, PCIe and PCI Express are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
DS160 (v2.0) October 25, 2011
Product Specification
www.xilinx.com
1
今天好知道 !!! - 图说车载声呐
1. 还是那个时候 她在学倒车,那是流行大红衣服 他在指导她倒车 每次没有他的指导,她都不放心。他也是 ...
5525 汽车电子
C 的 移位操作
逻辑左移时,最高位丢失,最低位补0; 逻辑右移时,最高位补0,最低位丢失; 算术左移时,依次左移一位,尾部补0,最高的符号位保持不变; 算术右移时,依次右移一位,尾部丢失,符 ......
Jacktang 微控制器 MCU
CCS的一些问题
CCS版本:V3.1 1.run和animate的区别 如果没有断点的话,这两个没区别. 如果有断点,那么run的时候到断点会停止,直到再次按run或者F5才继续执行. 而Animate到断点的时候,会停一小会,将所有窗 ......
wanggq DSP 与 ARM 处理器
引脚设置
QUARTUS 中的的PINS设置时随意的吗?输入输出还有时钟都是随便设置的吗?请高手指教,谢谢...
870027359 FPGA/CPLD
景观灯控制系统
关键词:景观灯控制系统 景观灯无线控制系统 景观灯智能控制系统 城市楼体亮化智能控制系统、景观灯无线智能控制系统、照明亮化无线控制系统、照明亮化集中控制系统、照明亮化远程无线控制系统 ......
jnhuichi02 综合技术交流
请教STM32 USB功能的高速模式
各位好,最近有开始学习STM32系列。所接触的一个项目需要用到USB2.0的高速模式(480Mbit/s)。我见规格书里面M3都只支持全速模式(12Mbit/s),如果想支持高速模式的话需要外加外围器件。 我想请教 ......
hongyan196 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1276  1360  1521  2727  2755  7  22  48  31  11 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved