电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5018-BM

产品描述IC clock/data recovery LP 20qfn
产品类别无线/射频/通信    电信电路   
文件大小119KB,共22页
制造商Silicon Laboratories Inc
下载文档 详细参数 全文预览

SI5018-BM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5018-BM - - 点击查看 点击购买

SI5018-BM概述

IC clock/data recovery LP 20qfn

SI5018-BM规格参数

参数名称属性值
厂商名称Silicon Laboratories Inc
零件包装代码DFN
包装说明HVQCCN, LCC20,.16SQ,20
针数20
Reach Compliance Codeunknow
应用程序ATM;SDH;SONET
JESD-30 代码S-XQCC-N20
长度4 mm
功能数量1
端子数量20
最高工作温度85 °C
最低工作温度-40 °C
封装主体材料UNSPECIFIED
封装代码HVQCCN
封装等效代码LCC20,.16SQ,20
封装形状SQUARE
封装形式CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
电源2.5 V
认证状态Not Qualified
座面最大高度0.9 mm
最大压摆率0.128 mA
标称供电电压3.3 V
表面贴装YES
电信集成电路类型ATM/SONET/SDH CLOCK RECOVERY CIRCUIT
温度等级INDUSTRIAL
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
宽度4 mm

文档预览

下载PDF文档
Si5018
SiPHY™ OC-48/STM-16 C
LOCK AND
D
ATA
R
ECOVERY
IC W
ITH
FEC
Features
Complete high-speed, low-power, CDR solution includes the following:
!
!
!
!
!
Supports OC-48 /STM-16 & FEC
!
Low power—270 mW
(typ OC-48)
!
Small footprint: 4x4 mm
DSPLL™ Eliminates external
!
loop filter components
!
3.3 V tolerant control inputs
!
Exceeds all SONET/SDH jitter
specifications
Jitter generation
3.0 mUI
rms
(typ)
Device powerdown
Loss-of-lock indicator
Single 2.5 V Supply
Ordering Information:
See page 17.
Applications
!
CLKOUT+
description
The Si5018 is a fully-integrated low-power clock and data recovery (CDR)
IC designed for high-speed serial communication systems. It extracts
timing information and data from a serial input at OC-48/STM-16 data
rates. In addition, support for 2.7 Gbps data streams is also provided for
applications that employ forward error correction (FEC). DSPLL™
technology eliminates sensitive noise entry points thus making the PLL
less susceptible to board-level interaction and helping to ensure optimal
jitter performance.
The Si5018 represents a new standard in low jitter, low power, and small
size for high speed CDRs. It operates from a single 2.5 V supply over the
industrial temperature range (–40 to 85 °C).
REXT
VDD
GND
REFCLK+
REFCLK–
1
2
3
4
5
20 19 18 17 16
15
PWRDN/CAL
VDD
DOUT+
DOUT–
VDD
CLKOUT–
14
13
12
11
10
DIN–
SONET/SDH/ATM routers
!
Add/drop multiplexers
!
Digital cross connects
!
SONET/SDH test equipment
!
Optical transceiver modules
!
SONET/SDH regenerators
!
Board level serial links
Pin Assignments
Si5018
GND
GND
7
VDD
GND
Pad
Connection
6
LOL
GND
8
GND
9
DIN+
Functional Block Diagram
LOL
D IN +
D IN –
2
BU F
D SPLL
TM
Phas e-Locked
Loop
R etim er
BU F
2
D OU T +
D OU T –
PW R D N /C AL
Bias
2
BU F
2
C LKOU T +
C LKOU T –
R EXT
R EF C LKIN +
R EF C LKIN –
Rev. 1.2 1/04
Copyright © 2004 by Silicon Laboratories
Si5018-DS12

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1303  2378  24  2915  2141  9  4  19  26  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved